AD9083

RECOMMENDED FOR NEW DESIGNS

16-Channel, 125 MHz Bandwidth, JESD204B Analog-to-Digital Converter

Part Models
2
1ku List Price
Starting From $326.33
Viewing:

Part Details

  • 1.0 V and 1.8 V supply operation
  • 125 MHz usable analog input bandwidth
  • Sample rate up to 2 GSPS
  • Noise spectral density in 100 MHz bandwidth = −145 dBFS/Hz, 2.0 GSPS encode
  • SNR = 66 dBFS in 100 MHz bandwidth, 2.0 GSPS encode
  • SNR = 82 dBFS in 15.625 MHz bandwidth, 2.0 GSPS encode
  • SFDR = 60 dBc in 100 MHz bandwidth, 2.0 GSPS encode
  • SFDR = 80 dBc in 15.625 MHz bandwidth, 2.0 GSPS encode
  • Large signal dither
  • 90 mW total power per channel at 2.0 GSPS (default settings), 35 mW power per channel (min)
  • Flexible input range: 0.5 V p-p to 2 V p-p differential
  • 90 dB channel crosstalk, 2.0 GSPS encode
  • Digital processor
    • CIC decimation filter
    • Programmable DDC
    • Data gating
  • JESD204B subclass 1 encoded outputs
    • Supports up to 16Gbps/lane
    • Flexible sample data processing
    • Flexible JESD204B lane configurations
  • Serial port control
AD9083
16-Channel, 125 MHz Bandwidth, JESD204B Analog-to-Digital Converter
AD9083 Functional Block Diagram AD9083 Pin Configuration Diagram
Add to myAnalog

Add product to the Products section of myAnalog (to receive notifications), to an existing project or to a new project.

Create New Project
Ask a Question

Documentation

Learn More
Add to myAnalog

Add product to the Products section of myAnalog (to receive notifications), to an existing project or to a new project.

Create New Project

Software Resources

Device Drivers 3

  • AD9083 GitHub Linux Driver Source Code
  • API Device Drivers 1

    Device Application Programming Interface (API) C code drivers provided as reference code that allows the user to quickly configure the product using high-level function calls. The library acts as an abstraction layer between the application and the hardware. The API is developed in C99 to ensure agnostic processor and operating system integration. Customers can port this application layer code to their embedded systems by integrating their platform-specific code base to the API HAL layer.

    To request this software package, go to the Software Request Form signed in with your MyAnalog account and under “Target Hardware” select “High Speed Data Converters” and choose the desired API product package. You will receive an email notification once the software is provided to you.

  • AD9083 GitHub no-OS Driver Source Code

Hardware Ecosystem

Parts Product Life Cycle Description
µModule Buck Regulators 1
LTM8074 RECOMMENDED FOR NEW DESIGNS 40VIN, 1.2A Silent Switcher µModule Regulator
Clock Generation Devices 1
AD9528 RECOMMENDED FOR NEW DESIGNS JESD204B/JESD204C Clock Generator with 14 LVDS/HSTL Outputs
Microwave and mmWave Receivers 1
ADAR2004 RECOMMENDED FOR NEW DESIGNS 10 GHz to 40 GHz, 4-Channel Rx Mixer with 4× LO Multiplier/Filter
Microwave and mmWave Tx/Rx 1
ADF5904 RECOMMENDED FOR NEW DESIGNS 4-Channel, 24 GHz, Receiver Downconverter
Modal heading
Add to myAnalog

Add product to the Products section of myAnalog (to receive notifications), to an existing project or to a new project.

Create New Project

Tools & Simulations

ADC Companion Transport Layer RTL Code Generator Tool

This command line executable tool generates a Verilog module which implements the JESD204 receive transport layer. The user specifies in a configuration file one or more modes to be supported by the transport layer module. These modes are defined as a set of JESD204 parameter values: L, M, F, S, N', and CF. The transport layer converts JESD204 lane data output from a JESD204 link layer IP to a data bus with a fixed width, containing interleaved virtual converter samples. Both JESD204B and JESD204C link layers are supported.

Open Tool

AD9083 AMI Download

Open Tool
LTspice

LTspice® is a powerful, fast and free simulation software, schematic capture and waveform viewer with enhancements and models for improving the simulation of analog circuits.


Evaluation Kits

eval board
EVAL-AD9083

AD9083 Evaluation Board

Features and Benefits

  • Fully functional evaluation board for the AD9083
  • PC software for control with ACE software
  • On-board clocking provided by the AD9528 manages device and FPGA clocking
  • Option to switch to external direct clocking

Product Details

The AD9083EBZ evaluation board includes all of the support circuitry required to operate the AD9083 in various modes and configurations. The application software used to interface with the device is also described. The AD9083EBZ evaluation board connects to the Analog Devices, Inc., ADS8-V3EBZ for evaluation with the ACE software.

The ACE software allows the user to set up the AD9083 in various modes, and capture analog-to-digital converter (ADC) data for analysis.

eval board
ADS8-V3EBZ

ADS8-V3EBZ FPGA Controller Board

Features and Benefits

  • Xilinx Kintex UltraScale XCKU040-3FFVA1156E FPGA
  • Twenty (20) 16.375 Gbps transceivers supported by one (1) FMC+ connector
  • Dual-bank DDR4 SDRAM
  • Simple USB 3.0 serial port interface
  • One (1) micro SD card is included for high speed converter evaluation board support

Product Details

When connected to a specified Analog Devices high speed converter evaluation board, the ADS8-V3EBZ works with ADI evaluation software as a data capture/transmit and control interface. Designed to support high speed data converters with JESD204B/C serial line rates up to 16.375 Gbps, the FPGA on the ADS8-V3EBZ acts as the data receiver for high speed ADC's, and as the transmitter for high speed DAC's.

Limited to use cases where lane rates are less than 16.375 Gbps due to the FPGA capability. (Applies to AD9081 and AD9082.)

EVAL-AD9083
AD9083 Evaluation Board
AD9083 Evaluation Board AD9083 Evaluation Board - Top View AD9083 Evaluation Board - Bottom View
ADS8-V3EBZ
ADS8-V3EBZ FPGA Controller Board
ADS8-V3EBZ Evaluation Board 8-V3EBZ Evaluation Board - Top View 8-V3EBZ Evaluation Board - Bottom View

Latest Discussions

Recently Viewed