

RELIABILITY REPORT FOR MAX738ACWE+ PLASTIC ENCAPSULATED DEVICES

December 10, 2010

# MAXIM INTEGRATED PRODUCTS

120 SAN GABRIEL DR. SUNNYVALE, CA 94086

Approved by Sokhom Chum Quality Assurance Reliability Engineer



#### Conclusion

The MAX738ACWE+ successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

#### **Table of Contents**

- I. .....Device Description V. .....Quality Assurance Information
- II. ......Manufacturing Information
- III. .....Packaging Information

- VI. .....Reliability Evaluation
- .....Attachments

IV. .....Die Information

# I. Device Description

A. General

The MAX730A/MAX738A/MAX744A are 5V-output CMOS, step-down switching regulators. The MAX738A/MAX744A accept inputs from 6V to 16V and deliver 750mA. The MAX744A guarantees 500mA load capability for inputs above 6V and has tighter oscillator frequency limits for low-noise (radio) applications. The MAX730A accepts inputs between 5.2V and 11V and delivers 450mA for inputs above 6V. Typical efficiencies are 85% to 96%. Quiescent supply current is 1.7mA and only 6µA in shutdown. Pulse-width modulation (PWM) current-mode control provides precise output regulation and excellent transient responses. Output voltage accuracy is guaranteed to be ±5% over line, load, and temperature variations. Fixed-frequency switching allows easy filtering of output ripple and noise, as well as the use of small external components. These regulators require only a single inductor value to work in most applications, so no inductor design is necessary. The MAX730A/MAX738A/MAX744A also feature cycle-by-cycle current limiting, overcurrent limiting, undervoltage lockout, and programmable soft-start protection.



II. Manufacturing Information

5V, Step-Down, Current-Mode PWM DC-DC Converters

SG5

Oregon

Philippines

Pre 1997

- A. Description/Function:
- B. Process:
- C. Number of Device Transistors:
- D. F abrication Location:
- E. Assembly Location:
- F. Date of Initial Production:

# III. Packaging Information

| A. Package Type:                                                                              | 16-pin SOIC (W)          |
|-----------------------------------------------------------------------------------------------|--------------------------|
| B. Lead Frame:                                                                                | Copper                   |
| C. Lead Finish:                                                                               | 100% matte Tin           |
| D. Die Attach:                                                                                | Conductive               |
| E. Bondwire:                                                                                  | Au (1.3 mil dia.)        |
| F. Mold Material:                                                                             | Epoxy with silica filler |
| G. Assembly Diagram:                                                                          | #05-1701-0259            |
| H. Flammability Rating:                                                                       | Class UL94-V0            |
| <ol> <li>Classification of Moisture Sensitivity per<br/>JEDEC standard J-STD-020-C</li> </ol> | Level 1                  |
| J. Single Layer Theta Ja:                                                                     | 105°C/W                  |
| K. Single Layer Theta Jc:                                                                     | 22°C/W                   |
| L. Multi Layer Theta Ja:                                                                      | N/A                      |
| M. Multi Layer Theta Jc:                                                                      | N/A                      |

#### **IV. Die Information**

I.

| A. Dimensions:              | 116 X 135 mils                                                                      |
|-----------------------------|-------------------------------------------------------------------------------------|
| B. Passivation:             | Si <sub>3</sub> N <sub>4</sub> /SiO <sub>2</sub> (Silicon nitride/ Silicon dioxide) |
| C. Interconnect:            | AI/0.5%Cu with Ti/TiN Barrier                                                       |
| D. B ackside Metallization: | None                                                                                |
| E. Minimum Metal Width:     | 5.0 microns (as drawn)                                                              |
| F. Minimum Metal Spacing:   | 5.0 microns (as drawn)                                                              |
| G. Bondpad Dimensions:      | 5 mil. Sq.                                                                          |
| H. I solation Dielectric:   | SiO <sub>2</sub>                                                                    |
| I. Die Separation Method:   | Wafer Saw                                                                           |



| A. Quality Assurance Contacts:    | Don Lipps (Manager, Reliability Engineering)<br>Bryan Preeshl (Vice President of QA)            |
|-----------------------------------|-------------------------------------------------------------------------------------------------|
| B. Outgoing Inspection Level:     | 0.1% for all electrical parameters guaranteed by the Datasheet.<br>0.1% For all Visual Defects. |
| C. Observed Outgoing Defect Rate: | < 50 ppm                                                                                        |
| D. S ampling Plan:                | Mil-Std-105D                                                                                    |

### VI. Reliability Evaluation

A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in Table 1. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

 $\lambda = \underbrace{1}_{\text{MTTF}} = \underbrace{1.83}_{192 \times 4340 \times 240 \times 2}$  (Chi square value for MTTF upper limit)  $\lambda = 4.6 \times 10^{-9}$   $\lambda = 4.6 \text{ F.I.T.} (60\% \text{ confidence level @ 25°C})$ 

The following failure rate represents data collected from Maxim''s reliability monitor program. Maxim performs quarterly life test monitors on its processes. This data is published in the Reliability Report found at http://www.maxim-ic.com/qa/reliability/monitor. Cumulative monitor data for the SG5 Process results in a FIT Rate of 0.12 @ 25C and 2.04 @ 55C (0.8 eV, 60% UCL)

# B. E.S.D. and Latch-Up Testing (NJNCDA158A, D/C 0208)

The PW90-2 die type has been found to have all pins able to withstand a HBM transient pulse of +/-1000V per Mil-Std 883 Method 3015.7. Latch-Up testing has shown that this device withstands a current of +/-250mA.



# Table 1 Reliability Evaluation Test Results

# MAX738ACWE+

| TEST ITEM                 | TEST CONDITION  | FAILURE<br>IDENTIFICATION | SAMPLE SIZE | NUMBER OF<br>FAILURES | COMMENTS             |  |  |
|---------------------------|-----------------|---------------------------|-------------|-----------------------|----------------------|--|--|
| Static Life Test (Note 1) |                 |                           |             |                       |                      |  |  |
|                           | Ta = 135°C      | DC Parameters             | 80          | 0                     | XJNCAQ001A, D/C 9534 |  |  |
|                           | Biased          | & functionality           | 80          | 0                     | XJNEAQ002A, D/C 9538 |  |  |
|                           | Time = 192 hrs. |                           | 80          | 0                     | XJNGAQ001A, D/C 9538 |  |  |

Note 1: Life Test Data may represent plastic DIP qualification lots.