

RELIABILITY REPORT FOR MAX6165AESA+

PLASTIC ENCAPSULATED DEVICES

August 5, 2009

## MAXIM INTEGRATED PRODUCTS

120 SAN GABRIEL DR. SUNNYVALE, CA 94086

| Approved by                       |
|-----------------------------------|
| Ken Wendel                        |
| Quality Assurance                 |
| Director, Reliability Engineering |



#### Conclusion

The MAX6165AESA+ successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

#### **Table of Contents**

- I. ......Device Description V. .....Quality Assurance Information
- II. ......Manufacturing Information
- III. ......Packaging Information
- .....Attachments

VI. ......Reliability Evaluation

- I. Device Description
  - A. General

The MAX6161-MAX6168 are precision, low-dropout, micropower voltage references. These three-terminal devices operate with an input voltage range from (VOUT + 200mV) to 12.6V and are available with output voltage options of 1.25V, 1.8V, 2.048V, 2.5V, 3V, 4.096V, 4.5V, and 5V. They feature a proprietary curvature-correction circuit and laser-trimmed thin-film resistors that result in a very low temperature coefficient of 5ppm/ $\pm$ C (max) and an initial accuracy of  $\pm$ 2mV (max). Specifications apply to the extended temperature range (-40°C to +85°C). The MAX6161-MAX6168 typically draw only 100µA of supply current and can source 5mA (4mA for MAX6161) or sink 2mA of load current. Unlike conventional shunt-mode (two-terminal) references that waste supply current and require an external resistor, these devices offer a supply current that is virtually independent of the supply voltage (8µA/V variation) and do not require an external resistor. Additionally, the internally compensated devices do not require an external compensation capacitor. Eliminating the external compensation capacitor saves valuable board area in space-critical applications. Low dropout voltage and supply independent, ultra-low supply current make these devices ideal for battery-operated, high-performance, low-voltage systems. The MAX6161-MAX6168 are available in 8-pin SO packages.



### II. Manufacturing Information

| A. Description/Function:         | Precision, Micropower, Low-Dropout, High-Output-Current, SO-8 Voltage References |
|----------------------------------|----------------------------------------------------------------------------------|
| B. Process:                      | B12                                                                              |
| C. Number of Device Transistors: |                                                                                  |
| D. Fabrication Location:         | Oregon, California or Texas                                                      |

Thailand, Malaysia

Pre 1997

- E. Assembly Location:
- F. Date of Initial Production:

## III. Packaging Information

| A. Package Type:                                                            | 8-pin SOIC (N)           |
|-----------------------------------------------------------------------------|--------------------------|
| B. Lead Frame:                                                              | Copper                   |
| C. Lead Finish:                                                             | 100% matte Tin           |
| D. Die Attach:                                                              | 84-11misr4 Epoxy         |
| E. Bondwire:                                                                | Gold (1 mil dia.)        |
| F. Mold Material:                                                           | Epoxy with silica filler |
| G. Assembly Diagram:                                                        | #05-9000-1537            |
| H. Flammability Rating:                                                     | Class UL94-V0            |
| I. Classification of Moisture Sensitivity per<br>JEDEC standard J-STD-020-C | Level 1                  |
| J. Single Layer Theta Ja:                                                   | 170°C/W                  |
| K. Single Layer Theta Jc:                                                   | 40°C/W                   |
| L. Multi Layer Theta Ja:                                                    | 136°C/W                  |
| M. Multi Layer Theta Jc:                                                    | 38°C/W                   |
|                                                                             |                          |

## IV. Die Information

| <ul><li>A. Dimensions:</li><li>B. Passivation:</li><li>C. Interconnect:</li></ul> | 45 X 45 mils<br>Si <sub>3</sub> N <sub>4</sub> /SiO <sub>2</sub> (Silicon nitride/ Silicon dioxide)<br>Al/0.5%Cu with Ti/TiN Barrier |
|-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| <ul><li>D. Backside Metallization:</li><li>E. Minimum Metal Width:</li></ul>      | None<br>1.2 microns (as drawn)                                                                                                       |
| F. Minimum Metal Spacing:                                                         | 1.2 microns (as drawn)                                                                                                               |
| G. Bondpad Dimensions:                                                            | 5 mil. Sq.                                                                                                                           |
| H. Isolation Dielectric:                                                          | SiO <sub>2</sub>                                                                                                                     |
| I. Die Separation Method:                                                         | Wafer Saw                                                                                                                            |



#### V. Quality Assurance Information

| A. Quality Assurance Contacts:    | Ken Wendel (Director, Reliability Engineering)<br>Bryan Preeshl (Managing Director of QA)       |
|-----------------------------------|-------------------------------------------------------------------------------------------------|
| B. Outgoing Inspection Level:     | 0.1% for all electrical parameters guaranteed by the Datasheet.<br>0.1% For all Visual Defects. |
| C. Observed Outgoing Defect Rate: | < 50 ppm                                                                                        |
| D. Sampling Plan:                 | Mil-Std-105D                                                                                    |

#### VI. Reliability Evaluation

#### A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in Table 1. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

 $\lambda = \underbrace{1}_{MTTF} = \underbrace{1.83}_{192 \times 4340 \times 105 \times 2}$ (Chi square value for MTTF upper limit) (where 4340 = Temperature Acceleration factor assuming an activation energy of 0.8eV)  $\lambda = 10.2 \times 10^{-9}$  $\lambda = 10.2 \text{ F.I.T.} (60\% \text{ confidence level @ 25°C})$ 

The following failure rate represents data collected from Maxim's reliability monitor program. Maxim performs quarterly 1000 hour life test monitors on its processes. This data is published in the Product Reliability Report found at http://www.maxim-ic.com/. Current monitor data for the B12 Process results in a FIT Rate of 3.13 @ 25C and 54.16 @ 55C (0.8 eV, 60% UCL)

#### B. Moisture Resistance Tests

The industry standard 85°C/85%RH or HAST testing is monitored per device process once a quarter.

#### C. E.S.D. and Latch-Up Testing

The RF44-6 die type has been found to have all pins able to withstand a HBM transient pulse of +/-2000 V per JEDEC JESD22-A114. Latch-Up testing has shown that this device withstands a current of +/-250 mA.



# Table 1 Reliability Evaluation Test Results

## MAX6165AESA+

| TEST ITEM        | TEST CONDITION  | FAILURE<br>IDENTIFICATION | SAMPLE SIZE | NUMBER OF<br>FAILURES |  |
|------------------|-----------------|---------------------------|-------------|-----------------------|--|
| Static Life Test | (Note 1)        |                           |             |                       |  |
|                  | Ta = 135°C      | DC Parameters             | 105         | 0                     |  |
|                  | Biased          | & functionality           |             |                       |  |
|                  | Time = 192 hrs. | ,                         |             |                       |  |
| Moisture Testing | (Note 2)        |                           |             |                       |  |
| 85/85            | Ta = 85°C       | DC Parameters             | 77          | 0                     |  |
|                  | RH = 85%        | & functionality           |             |                       |  |
|                  | Biased          |                           |             |                       |  |
|                  | Time = 1000hrs. |                           |             |                       |  |
| Mechanical Stres | ss (Note 2)     |                           |             |                       |  |
| Temperature      | -65°C/150°C     | DC Parameters             | 77          | 0                     |  |
| Cycle            | 1000 Cycles     | & functionality           |             |                       |  |
|                  | Method 1010     | -                         |             |                       |  |

Note 1: Life Test Data may represent plastic DIP qualification lots.

Note 2: Generic Package/Process data