MAX5946xETX Rev. A

RELIABILITY REPORT

FOR

# MAX5946xETX

PLASTIC ENCAPSULATED DEVICES

June 14, 2006

# MAXIM INTEGRATED PRODUCTS

120 SAN GABRIEL DR.

SUNNYVALE, CA 94086

Written by

Jim Pedicord Quality Assurance Reliability Lab Manager

#### Conclusion

The MAX5946 successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

#### **Table of Contents**

I. ......Device Description II. ......Manufacturing Information III. .....Packaging Information .....Attachments V. .....Quality Assurance Information VI. .....Reliability Evaluation IV. .....Die Information

#### I. Device Description

#### A. General

The MAX5946 dual hot-plug controller is designed for PCI Express<sup>™</sup> applications. The device provides hotplug control for 12V, 3.3V, and 3.3V auxiliary supplies of two PCI express slots. The MAX5946's logic inputs/outputs allow interfacing directly with the system hot-plug management controller or through an SMBus<sup>™</sup> with an external I/O expander. An integrated debounced attention switch and present-detect signals are included to simplify system design.

The MAX5946 drives four external n-channel MOSFETs to control the 12V and 3.3V main outputs. The 3.3V auxiliary outputs are controlled through internal 0.3 n-channel MOSFETs. Internal charge pumps provide gate drive for the 12V outputs while the gate drive of the 3.3V output is driven by the 12V input supply. The 3.3V auxiliary outputs are completely independent from the main outputs with their own charge pumps.

At power-up, the MAX5946 keeps all of the external MOSFETs off until the supplies rise above their respective undervoltage lockout (UVLO) thresholds. The device keeps the internal MOSFETs off only until the auxiliary input supply rises above its UVLO threshold. Upon a turn-on command, the MAX5946 enhances the external and internal MOSFETs slowly with a constant gate current to limit the power-supply inrush current. The MAX5946 actively limits the current of all outputs at all times and shuts down if an overcurrent condition persists for longer than a programmable overcurrent timeout. Thermal-protection circuitry also shuts down all outputs if the die temperature exceeds +150°C. After an overcurrent or overtemperature fault condition, the MAX5946L latches off while the MAX5946A automatically restarts after a restart time delay. The device is available in a 36-pin (6mm °- 6mm) thin QFN package and operates over the -40°C to +85°C temperature range

| B. Absolute Maximum Ratings<br>Item            | Rating                       |
|------------------------------------------------|------------------------------|
|                                                |                              |
| 12VIN                                          | -0.3V to +14V                |
| 12GA, 12GB                                     | -0.3V to (V12VIN + 6V)       |
| 12SA+, 12SA-, 12SB+, 12SB-,                    |                              |
| 3.3GA, 3.3GB                                   | -0.3V to (V12VIN + 0.3V)     |
| 3.3VAUXIN, ONA, ONB, FAULTA, FAULTB            | -0.3V to +6V                 |
| PWRGDA, PWRGDB                                 | -0.3V to +6V                 |
| PGND                                           | -0.3V to +0.3V               |
| All Other Pins to GND                          | -0.3V to (V3.3VAUXIN + 0.3V) |
| Continuous Power Dissipation (TA = +70°C)      |                              |
| 36-Pin Thin QFN (derate 26.3mW/°C above +70°C) | 2.105W                       |
| Operating Temperature Range                    | -40°C to +85°C               |
| Junction Temperature                           | +150°C                       |
| Storage Temperature Range                      | -65°C to +150°C              |
| Lead Temperature (soldering, 10s)              | +300°C                       |

# II. Manufacturing Information

| A. Description/Function:       | Dual PCI Express, Hot-Plug Controller      |
|--------------------------------|--------------------------------------------|
| B. Process:                    | B8 (Standard 0.8 micron silicon gate CMOS) |
| C. Number of Device Transis    | ors: 10,487                                |
| D. Fabrication Location:       | California, USA                            |
| E. Assembly Location:          | Thailand                                   |
| F. Date of Initial Production: | November, 2004                             |

# **III.** Packaging Information

| A. Package Type:                                                                               | 36-Pin TQFN                   |
|------------------------------------------------------------------------------------------------|-------------------------------|
| B. Lead Frame:                                                                                 | Copper                        |
| C. Lead Finish:                                                                                | Solder-Plate or100% Matte Tin |
| D. Die Attach:                                                                                 | Silver Filled Epoxy           |
| E. Bondwire:                                                                                   | Gold (1 mil dia.)             |
| F. Mold Material:                                                                              | Epoxy with silica filler      |
| G. Assembly Diagram:                                                                           | # 05-9000-1292                |
| H. Flammability Rating:                                                                        | Class UL94-V0                 |
| <ol> <li>Classification of Moisture Sensitivity<br/>per JEDEC standard J-STD-020-C:</li> </ol> | Level 1                       |

# IV. Die Information

| A. Dimensions:             | 113 x 105 mils                                     |
|----------------------------|----------------------------------------------------|
| B. Passivation:            | $Si_3N_4/SiO_2$ (Silicon nitride/ Silicon dioxide) |
| C. Interconnect:           | Aluminum/Si (Si = 1%)                              |
| D. Backside Metallization: | None                                               |
| E. Minimum Metal Width:    | 0.8 microns (as drawn)                             |
| F. Minimum Metal Spacing:  | 0.8 microns (as drawn)                             |
| G. Bondpad Dimensions:     | 5 mil. Sq.                                         |
| H. Isolation Dielectric:   | SiO <sub>2</sub>                                   |
| I. Die Separation Method:  | Wafer Saw                                          |
|                            |                                                    |

#### V. Quality Assurance Information

- A. Quality Assurance Contacts: Jim Pedicord (Manager, Reliability Operations) Bryan Preeshl (Managing Director of QA)
- B. Outgoing Inspection Level: 0.1% for all electrical parameters guaranteed by the Datasheet. 0.1% For all Visual Defects.
- C. Observed Outgoing Defect Rate: < 50 ppm
- D. Sampling Plan: Mil-Std-105D

#### VI. Reliability Evaluation

A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in **Table 1**. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

 $\lambda = \frac{1}{MTTF} = \frac{1.83}{192 \times 4340 \times 80 \times 2}$  (Chi square value for MTTF upper limit) Temperature Acceleration factor assuming an activation energy of 0.8eV

 $\lambda = 13.71 \times 10^{-9}$ 

 $\lambda$  = 13.71 F.I.T. (60% confidence level @ 25°C)

This low failure rate represents data collected from Maxim's reliability monitor program. In addition to routine production Burn-In, Maxim pulls a sample from every fabrication process three times per week and subjects it to an extended Burn-In prior to shipment to ensure its reliability. The reliability control level for each lot to be shipped as standard product is 59 F.I.T. at a 60% confidence level, which equates to 3 failures in an 80 piece sample. Attached Burn-In Schematic (Spec. # 06-6374) shows the static Burn-In circuit. Maxim performs failure analysis on any lot that exceeds this reliability control level. Maxim also performs quarterly 1000 hour life test monitors. This data is published in the Product Reliability Report (**RR-1N**). Current monitor data for the B8/S8 Process results in a FIT rate of 0.17 @  $25^{\circ}$ C and 2.92 @  $55^{\circ}$ C (eV = 0.8, UCL = 60%).

### B. Moisture Resistance Tests

Maxim pulls pressure pot samples from every assembly process three times per week. Each lot sample must meet an LTPD = 20 or less before shipment as standard product. Additionally, the industry standard 85°C/85%RH testing is done per generic device/package family once a quarter.

C. E.S.D. and Latch-Up Testing

The NP74Z die type has been found to have all pins able to withstand a transient pulse of  $\pm$ 500V, per Mil-Std-883 Method 3015 (reference attached ESD Test Circuit). Latch-Up testing has shown that this device withstands a current of  $\pm$ 250mA.

#### Table 1 **Reliability Evaluation Test Results**

#### MAX5946xETX

| TEST ITEM            | TEST CONDITION                                          | FAILURE<br>IDENTIFICATION        | PACKAGE | SAMPLE<br>SIZE | NUMBER OF<br>FAILURES |  |  |
|----------------------|---------------------------------------------------------|----------------------------------|---------|----------------|-----------------------|--|--|
| Static Life Tes      | Static Life Test (Note 1)                               |                                  |         |                |                       |  |  |
|                      | Ta = 135°C<br>Biased<br>Time = 192 hrs.                 | DC Parameters<br>& functionality |         | 80             | 0                     |  |  |
| Moisture Testi       | ng (Note 2)                                             |                                  |         |                |                       |  |  |
| Pressure Pot         | Ta = 121°C<br>P = 15 psi.<br>RH= 100%<br>Time = 168hrs. | DC Parameters<br>& functionality | TQFN 77 | 0              |                       |  |  |
| 85/85                | Ta = 85°C<br>RH = 85%<br>Biased<br>Time = 1000hrs.      | DC Parameters<br>& functionality |         | 77             | 0                     |  |  |
| Mechanical St        | ress (Note 2)                                           |                                  |         |                |                       |  |  |
| Temperature<br>Cycle | -65°C/150°C<br>1000 Cycles<br>Method 1010               | DC Parameters<br>& functionality |         | 77             | 0                     |  |  |

Note 1: Life Test Data may represent plastic DIP qualification lots. Note 2: Generic Package/Process data

## Attachment #1

|    | Terminal A<br>(Each pin individually<br>connected to terminal A<br>with the other floating) | Terminal B<br>(The common combination<br>of all like-named pins<br>connected to terminal B) |  |  |
|----|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--|--|
| 1. | All pins except V <sub>PS1</sub> <u>3/</u>                                                  | All V <sub>PS1</sub> pins                                                                   |  |  |
| 2. | All input and output pins                                                                   | All other input-output pins                                                                 |  |  |

# TABLE II. Pin combination to be tested. 1/2/

- 1/ Table II is restated in narrative form in 3.4 below.
- $\frac{32}{2}$  No connects are not to be tested.  $\frac{32}{2}$  Repeat pin combination I for each named Power supply and for ground

(e.g., where  $V_{PS1}$  is  $V_{DD}$ ,  $V_{CC}$ ,  $V_{SS}$ ,  $V_{BB}$ , GND,  $+V_S$ ,  $-V_S$ ,  $V_{RFF}$ , etc).

#### 3.4 Pin combinations to be tested.

- Each pin individually connected to terminal A with respect to the device ground pin(s) connected a. to terminal B. All pins except the one being tested and the ground pin(s) shall be open.
- Each pin individually connected to terminal A with respect to each different set of a combination b. of all named power supply pins (e.g., V<sub>SS1</sub>, or V<sub>SS2</sub> or V<sub>SS3</sub> or V<sub>CC1</sub>, or V<sub>CC2</sub>) connected to terminal B. All pins except the one being tested and the power supply pin or set of pins shall be open.
- Each input and each output individually connected to terminal A with respect to a combination of C. all the other input and output pins connected to terminal B. All pins except the input or output pin being tested and the combination of all the other input and output pins shall be open.



6x6x0.8mm THIN QFN PKG.

EXPOSED PAD PKG.





|  | <b>DOCUMENT I.D.</b> 06-6376 | REVISION A | MAXIM TITLE: BI Circuit: MAX5946 (NP74Z) | PAGE |
|--|------------------------------|------------|------------------------------------------|------|
|--|------------------------------|------------|------------------------------------------|------|