

RELIABILITY REPORT

FOR

MAX5702xATB+T / MAX5702xAUB+

PLASTIC ENCAPSULATED DEVICES

July 19, 2013

# **MAXIM INTEGRATED**

160 RIO ROBLES SAN JOSE, CA 95134

| Approved by                      |  |  |  |  |
|----------------------------------|--|--|--|--|
| Richard Aburano                  |  |  |  |  |
| Quality Assurance                |  |  |  |  |
| Manager, Reliability Engineering |  |  |  |  |



#### Conclusion

The MAX5702xATB+T / MAX5702xAUB+ successfully meets the quality and reliability standards required of all Maxim Integrated products. In addition, Maxim Integrated's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim Integrated's quality and reliability standards.

#### **Table of Contents**

| IDevice Description         | IVDie Information              |
|-----------------------------|--------------------------------|
| IIManufacturing Information | VQuality Assurance Information |
| IIIPackaging Information    | VIReliability Evaluation       |
| Attachments                 |                                |

#### I. Device Description

#### A. General

The MAX5700/MAX5701/MAX5702 2-channel, low-power, 8-/10-/12-bit, voltage-output digital-to-analog converters (DACs) include output buffers and an internal reference that is selectable to be 2.048V, 2.500V, or 4.096V. The MAX5700/MAX5701/MAX5702 accepts a wide supply voltage range of 2.7V to 5.5V with extremely low power (1.5mW) consumption to accommodate most low-voltage applications. A precision external reference input allows rail-to-rail operation and presents a 100k (typ) load to an external reference. The MAX5700/MAX5701/MAX5702 has a 50MHz 3-wire SPI/QSPI(tm)/MICROWIRE®/DSP-compatible serial interface. The DAC output is buffered and has a low supply current of less than 250μA (max) per channel and a low offset error of ±0.5mV (typ). On power-up, the MAX5700/MAX5701/MAX5702 reset the DAC outputs to zero, providing additional safety for applications that drive valves or other transducers which need to be off on power-up. The internal reference is initially powered down to allow use of an external reference. The MAX5700/MAX5701/MAX5702 allows simultaneous output updates using software LOAD commands. A clear logic input (active-low CLR) allows the contents of the CODE and the DAC registers to be cleared asynchronously and sets the DAC outputs to zero. The MAX5700/MAX5701/MAX5702 are available in a 10-pin μMAX® and an ultra-small, 10-pin TDFN package and are specified over the -40°C to +125°C temperature range.



#### II. Manufacturing Information

A. Description/Function: Ultra-Small, Dual-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal

Reference and SPI Interface

Level 1

B. Process: S18C. Number of Device Transistors: 43896D. Fabrication Location: USA

E. Assembly Location: China, Taiwan and Thailand Malaysia, Philippines and Taiwan

F. Date of Initial Production: September 22, 2012

## III. Packaging Information

A. Package Type: 10-pin TDFN 3x3 10-pin uMAX
B. Lead Frame: Copper Copper

C. Lead Finish: 100% matte Tin 100% matte Tin

D. Die Attach: Conductive

E. Bondwire: Au (1 mil dia.) Au (1 mil dia.)

F. Mold Material: Epoxy with silica filler Epoxy with silica filler
 G. Assembly Diagram: #05-9000-4952 #05-9000-4953
 H. Flammability Rating: Class UL94-V0 Class UL94-V0

Level 1

I. Classification of Moisture Sensitivity per

JEDEC standard J-STD-020-C

J. Single Layer Theta Ja: 54°C/W 180°C/W
K. Single Layer Theta Jc: 9°C/W 36°C/W
L. Multi Layer Theta Ja: 41°C/W 133.1°C/W
M. Multi Layer Theta Jc: 9°C/W 36°C/W

### IV. Die Information

A. Dimensions: 60.2362X80.3149 mils

B. Passivation: Si<sub>3</sub>N<sub>4</sub>/SiO<sub>2</sub> (Silicon nitride/ Silicon dioxide)

C. Interconnect: Al/0.5%Cu with Ti/TiN Barrier

D. Backside Metallization: None

E. Minimum Metal Width: 0.23 microns (as drawn)F. Minimum Metal Spacing: 0.23 microns (as drawn)

G. Bondpad Dimensions:

H. Isolation Dielectric: SiO<sub>2</sub>I. Die Separation Method: Wafer Saw



#### V. Quality Assurance Information

A. Quality Assurance Contacts: Richard Aburano (Manager, Reliability Engineering)

Don Lipps (Manager, Reliability Engineering) Bryan Preeshl (Vice President of QA)

B. Outgoing Inspection Level: 0.1% for all electrical parameters guaranteed by the Datasheet.

0.1% for all Visual Defects.

C. Observed Outgoing Defect Rate: < 50 ppm</li>D. Sampling Plan: Mil-Std-105D

## VI. Reliability Evaluation

#### A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in Table 1. Using these results, the Failure Rate (x) is calculated as follows:

$$\lambda = \frac{1}{\text{MTTF}} = \frac{1.83}{192 \times 4340 \times 79 \times 2}$$
 (Chi square value for MTTF upper limit) 
$$\frac{192 \times 4340 \times 79 \times 2}{\text{(where 4340 = Temperature Acceleration factor assuming an activation energy of 0.8eV)}}$$
 
$$\lambda = 13.9 \times 10^{-9}$$

$$x = 13.9 \text{ K} \cdot 10$$
  
 $x = 13.9 \text{ F.I.T.}$  (60% confidence level @ 25°C)

The following failure rate represents data collected from Maxim Integrated's reliability monitor program. Maxim Integrated performs quarterly life test monitors on its processes. This data is published in the Reliability Report found at http://www.maximintegrated.com/qa/reliability/monitor. Cumulative monitor data for the S18 Process results in a FIT Rate of 0.05 @ 25C and 0.93 @ 55C (0.8 eV, 60% UCL)

## B. E.S.D. and Latch-Up Testing (lot SAGO4Q001G, D/C 1219)

The DB51-0 die type has been found to have all pins able to withstand a HBM transient pulse of +/- 2500V per JEDEC JESD22-A114. Latch-Up testing has shown that this device withstands a current of +/- 250mA and overvoltage per JEDEC JESD78..



# **Table 1**Reliability Evaluation Test Results

# MAX5702xATB+T / MAX5702xAUB+

| TEST ITEM                                                                                                          | TEST CONDITION         | FAILURE<br>IDENTIFICATION | SAMPLE SIZE | NUMBER OF<br>FAILURES | COMMENTS                 |  |
|--------------------------------------------------------------------------------------------------------------------|------------------------|---------------------------|-------------|-----------------------|--------------------------|--|
| Static Life Test (Note 1)         Ta = 135°C         DC Parameters         79         0         SAGO4Q001H, D/C 13 |                        |                           |             |                       |                          |  |
|                                                                                                                    | Biased Time = 192 hrs. | & functionality           |             | Ü                     | 5/100 IQ00 III, B/O IZIO |  |

Note 1: Life Test Data may represent plastic DIP qualification lots.