

RELIABILITY REPORT FOR MAX5235AEUB+ PLASTIC ENCAPSULATED DEVICES

March 12, 2012

# MAXIM INTEGRATED PRODUCTS

120 SAN GABRIEL DR.

SUNNYVALE, CA 94086

| Approved by          |
|----------------------|
| Sokhom Chum          |
| Quality Assurance    |
| Reliability Engineer |



#### Conclusion

The MAX5235AEUB+ successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

## Table of Contents

I. ......Device Description IV. .....Die Information

II. ......Manufacturing Information

- V. .....Quality Assurance Information
- III. ......Packaging Information
- .....Attachments

VI. ......Reliability Evaluation

#### I. Device Description

A. General

The MAX5234/MAX5235 precision, dual-output, 12-bit digital-to-analog converters (DACs) consume only 360µA from a single 5V (MAX5235) or 325µA from a single 3V (MAX5234) supply. These devices feature output buffers that swing rail-to-rail. The internal gain amplifiers maximize the dynamic range of the DAC output. The MAX5234/MAX5235 feature a 13.5MHz 3-wire serial interface compatible with SPI™, QSPI™, and MICROWIRE™. Each DAC input is organized as an input register followed by a DAC register. A 16-bit shift register loads data into the input registers. Input registers update the DAC registers independently or simultaneously. In addition, programmable control bits allow power-down with 1k or 200k internal loads. The MAX5234/MAX5235 are fully specified over the extended industrial temperature range (-40°C to +85°C) and are available in space-saving 10-pin µMAX packages.



| A. Description/Function:         | Single-Supply 3V/5V, Voltage-Output, Dual, Precision 12-Bit DACs |
|----------------------------------|------------------------------------------------------------------|
| B. Process:                      | S6                                                               |
| C. Number of Device Transistors: | 4184                                                             |
| D. Fabrication Location:         | Japan                                                            |
| E. Assembly Location:            | Thailand, Malaysia                                               |

January 26, 2002

F. Date of Initial Production:

# III. Packaging Information

| A. Package Type:                                                            | 3x3 mm 10L UMAX          |
|-----------------------------------------------------------------------------|--------------------------|
| B. Lead Frame:                                                              | Copper                   |
| C. Lead Finish:                                                             | NICKEL-PALLADIUM         |
| D. Die Attach:                                                              | Non-conductive           |
| E. Bondwire:                                                                | Au (1 mil dia.)          |
| F. Mold Material:                                                           | Epoxy with silica filler |
| G. Assembly Diagram:                                                        | #05-0401-0555 / C        |
| H. Flammability Rating:                                                     | Class UL94-V0            |
| I. Classification of Moisture Sensitivity per<br>JEDEC standard J-STD-020-C | 1                        |
| J. Single Layer Theta Ja:                                                   | 144°C/W                  |
| K. Single Layer Theta Jc:                                                   | 43.6°C/W                 |
| L. Multi Layer Theta Ja:                                                    | 116°C/W                  |
| M. Multi Layer Theta Jc:                                                    | 43.6°C/W                 |

# IV. Die Information

| ŀ      | A. Dimensions:                                                                  | 75 X 88 mils                                       |
|--------|---------------------------------------------------------------------------------|----------------------------------------------------|
| E      | B. Passivation:                                                                 | $Si_3N_4/SiO_2$ (Silicon nitride/ Silicon dioxide) |
| (      | C. Interconnect:                                                                | Al with Ti/TiN Barrier                             |
| 0      | D. Backside Metallization:                                                      | None                                               |
| E      | E. Minimum Metal Width:                                                         | 0.6 microns (as drawn)                             |
| F      | F. Minimum Metal Spacing:                                                       | 0.6 microns (as drawn)                             |
| C      | G. Bondpad Dimensions:                                                          |                                                    |
| ŀ      | H. Isolation Dielectric:                                                        | SiO <sub>2</sub>                                   |
| I      | Die Separation Method:Wafer                                                     | Saw                                                |
| F<br>( | F. Minimum Metal Spacing:<br>G. Bondpad Dimensions:<br>H. Isolation Dielectric: | 0.6 microns (as drawn)<br>SiO <sub>2</sub>         |



# V. Quality Assurance Information

| Α. | Quality Assurance Contacts:    | Richard Aburano (Manager, Reliability Engineering)              |
|----|--------------------------------|-----------------------------------------------------------------|
|    |                                | Don Lipps (Manager, Reliability Engineering)                    |
|    |                                | Bryan Preeshl (Vice President of QA)                            |
| В. | Outgoing Inspection Level:     | 0.1% for all electrical parameters guaranteed by the Datasheet. |
|    |                                | 0.1% For all Visual Defects.                                    |
| C. | Observed Outgoing Defect Rate: | < 50 ppm                                                        |
| D. | Sampling Plan:                 | Mil-Std-105D                                                    |

#### VI. Reliability Evaluation

A. Accelerated Life Test

The results of the biased (static) life test are shown in Table 1. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

- - 3. = 24.4 F.I.T. (60% confidence level @ 25°C)

The following failure rate represents data collected from Maxim's reliability monitor program. Maxim performs quarterly life test monitors on its processes. This data is published in the Reliability Report found at http://www.maxim-ic.com/qa/reliability/monitor. Cumulative monitor data for the S6 Process results in a FIT Rate of 0.90 @ 25C and 15.55 @ 55C (0.8 eV, 60% UCL)

#### B. E.S.D. and Latch-Up Testing (lot I6P0AQ001F D/C 0152)

The DA91 die type has been found to have all pins able to withstand a HBM transient pulse of +/-1500V per Mil-Std 883 Method 3015.7. Latch-Up testing has shown that this device withstands a current of +/-250mA.



# Table 1 Reliability Evaluation Test Results

### MAX5235AEUB+

| TEST ITEM                 | TEST CONDITION                          | FAILURE<br>IDENTIFICATION        | SAMPLE SIZE | NUMBER OF<br>FAILURES | COMMENTS |  |
|---------------------------|-----------------------------------------|----------------------------------|-------------|-----------------------|----------|--|
| Static Life Test (Note 1) |                                         |                                  |             |                       |          |  |
|                           | Ta = 135°C<br>Biased<br>Time = 192 hrs. | DC Parameters<br>& functionality | 45          | 0                     | N/A      |  |

Note 1: Life Test Data may represent plastic DIP qualification lots.