

RELIABILITY REPORT FOR MAX4936ACTO+ PLASTIC ENCAPSULATED DEVICES

April 23, 2012

# MAXIM INTEGRATED PRODUCTS

120 SAN GABRIEL DR.

SUNNYVALE, CA 94086

| Approved by          |  |  |
|----------------------|--|--|
| Sokhom Chum          |  |  |
| Quality Assurance    |  |  |
| Reliability Engineer |  |  |



#### Conclusion

The MAX4936ACTO+ successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

#### **Table of Contents**

| IDevice Description         | IVDie Information              |
|-----------------------------|--------------------------------|
| IIManufacturing Information | VQuality Assurance Information |
| IIIPackaging Information    | VIReliability Evaluation       |
| Attachments                 |                                |

#### I. Device Description

A. General

The MAX4936A/MAX4937A are octal, high-voltage, transmit/receive (T/R) switches. The T/R switches are based on a diode bridge topology, and the amount of current in the diode bridges can be programmed by three digital inputs (S0, S1, and S2). Two control inputs (EN1 and EN2) allow enabling/disabling channels 1â€'4 and channels 5â€'8, respectively. The MAX4936A includes the T/R switch and grass-clipping diodes, performing both transmit and receive operations. The MAX4937A includes just the T/R switch and performs the receive operation only. These devices feature low on-impedance in the entire ultrasound frequency range with extremely low power dissipation of 15mW (typ) per channel. The receive path for both devices is low impedance during low-voltage receive and high impedance during high-voltage transmit, providing protection to the receive circuitry. The low-voltage receive path is high bandwidth, low noise, low distortion, and low jitter. The MAX4936A SWC\_ pins can be driven with high-voltage signals using the anti-parallel diodes as grass clippers while connecting the SWB\_ pins to the low-noise amplifier (LNA). Connecting SWC\_ to GND allows the internal anti-parallel diodes to be used as clamps. Grass-clipping diodes can then be connected to SWB\_ and the LNA to SWA\_. Both devices are available in a small, 42-pin, 3.5mm x 9mm TQFN package, and are specified over the commercial 0°C to +70°C temperature range.



# II. Manufacturing Information

| A. Description/Function:         | Octal High-Voltage Transmit/Receive Switches |
|----------------------------------|----------------------------------------------|
| B. Process:                      | DM200                                        |
| C. Number of Device Transistors: | 408                                          |
| D. Fabrication Location:         | Oregon                                       |
| E. Assembly Location:            | Taiwan                                       |

October 31, 2011

F. Date of Initial Production:

### III. Packaging Information

| A. Package Type:                                                            | 42L TQFN                 |
|-----------------------------------------------------------------------------|--------------------------|
| B. Lead Frame:                                                              | Copper                   |
| C. Lead Finish:                                                             | 100% matte Tin           |
| D. Die Attach:                                                              | Conductive               |
| E. Bondwire:                                                                | Au (1 mil dia.)          |
| F. Mold Material:                                                           | Epoxy with silica filler |
| G. Assembly Diagram:                                                        | #05-9000-4440 / B        |
| H. Flammability Rating:                                                     | Class UL94-V0            |
| I. Classification of Moisture Sensitivity per<br>JEDEC standard J-STD-020-C | 1                        |
| J. Single Layer Theta Ja:                                                   | 40°C/W                   |
| K. Single Layer Theta Jc:                                                   | 2°C/W                    |
| L. Multi Layer Theta Ja:                                                    | 29°C/W                   |
| M. Multi Layer Theta Jc:                                                    | 2°C/W                    |
|                                                                             |                          |

#### IV. Die Information

| A. Dimensions:             | 68.90 X 235.04 mils                                                                 |
|----------------------------|-------------------------------------------------------------------------------------|
| B. Passivation:            | Si <sub>3</sub> N <sub>4</sub> /SiO <sub>2</sub> (Silicon nitride/ Silicon dioxide) |
| C. Interconnect:           | AI/0.5%Cu with Ti/TiN Barrier                                                       |
| D. Backside Metallization: | None                                                                                |
| E. Minimum Metal Width:    | Metal1 = 0.8 / Metal2 = 0.8 / Metal3 = 1.2 microns (as drawn)                       |
| F. Minimum Metal Spacing:  | Metal1 = 2.0 / Metal2 = 2.0 / Metal3 = 2.0 microns (as drawn)                       |
| G. Bondpad Dimensions:     |                                                                                     |
| H. Isolation Dielectric:   | SiO <sub>2</sub>                                                                    |
| I. Die Separation Method:  | Wafer Saw                                                                           |
|                            |                                                                                     |



# V. Quality Assurance Information

| Α. | Quality Assurance Contacts:    | Richard Aburano (Manager, Reliability Engineering)                                              |
|----|--------------------------------|-------------------------------------------------------------------------------------------------|
|    |                                | Don Lipps (Manager, Reliability Engineering)                                                    |
|    |                                | Bryan Preeshl (Vice President of QA)                                                            |
| В. | Outgoing Inspection Level:     | 0.1% for all electrical parameters guaranteed by the Datasheet.<br>0.1% For all Visual Defects. |
| C. | Observed Outgoing Defect Rate: | < 50 ppm                                                                                        |
| D. | Sampling Plan:                 | Mil-Std-105D                                                                                    |

#### VI. Reliability Evaluation

A. Accelerated Life Test

The results of the biased (static) life test are shown in Table 1. Using these results, the Failure Rate  $(\lambda)$  is calculated as follows:

 $\lambda = \underbrace{1}_{\text{MTTF}} = \underbrace{1.83}_{1000 \text{ x } 4340 \text{ x } 153 \text{ x } 2} \text{ (Chi square value for MTTF upper limit)}$   $\lambda = 1.4 \text{ x } 10^{-9}$   $\lambda = 1.4 \text{ F.I.T. (60\% confidence level @ 25°C)}$ 

The following failure rate represents data collected from Maxim's reliability monitor program. Maxim performs quarterly life test monitors on its processes. This data is published in the Reliability Report found at http://www.maxim-ic.com/qa/reliability/monitor. Cumulative monitor data for the DM200 Process results in a FIT Rate of 0.92 @ 25C and 15.8 @ 55C (0.8 eV, 60% UCL)

#### B. E.S.D. and Latch-Up Testing (lot JZ3ZCQ001B D/C 1136)

The AK31 die type has been found to have all pins able to withstand a HBM transient pulse of +/-1500V per JEDEC JESD22-A114. Latch-Up testing has shown that this device withstands a current of +/-250mA and overvoltage per JEDEC JESD78.



# Table 1 Reliability Evaluation Test Results

#### MAX4936ACTO+

| TEST ITEM                 | TEST CONDITION   | FAILURE<br>IDENTIFICATION | SAMPLE SIZE | NUMBER OF<br>FAILURES | COMMENTS             |  |  |
|---------------------------|------------------|---------------------------|-------------|-----------------------|----------------------|--|--|
| Static Life Test (Note 1) |                  |                           |             |                       |                      |  |  |
|                           | Ta = 135°C       | DC Parameters             | 76          | 0                     | JVWZBQ003C, D/C 0946 |  |  |
|                           | Biased           | & functionality           | 77          | 0                     | JVWZBQ002F, D/C 0942 |  |  |
|                           | Time = 1000 hrs. |                           |             |                       |                      |  |  |

Note 1: Life Test Data may represent plastic DIP qualification lots.