

RELIABILITY REPORT FOR MAX4608ESE+ PLASTIC ENCAPSULATED DEVICES

May 7, 2012

# MAXIM INTEGRATED PRODUCTS

120 SAN GABRIEL DR.

SUNNYVALE, CA 94086

| Approved by          |
|----------------------|
| Sokhom Chum          |
| Quality Assurance    |
| Reliability Engineer |



#### Conclusion

The MAX4608ESE+ successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

# Table of Contents

- I. ......Device Description IV. .....Die Information
- II. ......Manufacturing Information
- III. ......Packaging Information
- .....Attachments

V. ......Quality Assurance Information VI. ......Reliability Evaluation

### I. Device Description

A. General

The MAX4607/MAX4608/MAX4609 dual analog switches feature low on-resistance of 2.5 max. On-resistance is matched between switches to 0.5 max and is flat (0.5 max) over the specified signal range. Each switch can handle rail-to-rail analog signals. The off-leakage current is only 2.5nA max at +85°C. These analog switches are ideal in low-distortion applications and are the preferred solution over mechanical relays in automatic test equipment or applications where current switching is required. They have low power requirements, require less board space, and are more reliable than mechanical relays. The MAX4607 has two normally closed (NC) switches, the MAX4608 has two normally open (NO) switches, and the MAX4609 has one NC and one NO switch. These switches operate from a single supply of +4.5V to +36V or from dual supplies of ±4.5V to ±20V. All digital inputs have +0.8V and +2.4V logic thresholds, ensuring TTL/CMOS-logic compatibility when using dual ±15V or a single +12V supply.



II. Manufacturing Information

- A. Description/Function:
   2.5 Ohm, Dual, SPST, CMOS Analog Switches

   B. Process:
   S5

   C. Number of Device Transistors:
   S5
- D. Fabrication Location:OregonE. Assembly Location:PhilippinesF. Date of Initial Production:October 24, 1998

# III. Packaging Information

| A. Package Type:                                                            | 150 mil 16L SOIC         |  |
|-----------------------------------------------------------------------------|--------------------------|--|
| B. Lead Frame:                                                              | Copper                   |  |
| C. Lead Finish:                                                             | 100% matte Tin           |  |
| D. Die Attach:                                                              | Conductive               |  |
| E. Bondwire:                                                                | Au (1.3 mil dia.)        |  |
| F. Mold Material:                                                           | Epoxy with silica filler |  |
| G. Assembly Diagram:                                                        | #05-1201-0067 / C        |  |
| H. Flammability Rating:                                                     | Class UL94-V0            |  |
| I. Classification of Moisture Sensitivity per<br>JEDEC standard J-STD-020-C | 1                        |  |
| J. Single Layer Theta Ja:                                                   | 115°C/W                  |  |
| K. Single Layer Theta Jc:                                                   | 32°C/W                   |  |
| L. Multi Layer Theta Ja:                                                    | 71°C/W                   |  |
| M. Multi Layer Theta Jc:                                                    | 23°C/W                   |  |

#### IV. Die Information

| A. Dimensions:             | 86 X 203 mils                                                                       |
|----------------------------|-------------------------------------------------------------------------------------|
| B. Passivation:            | Si <sub>3</sub> N <sub>4</sub> /SiO <sub>2</sub> (Silicon nitride/ Silicon dioxide) |
| C. Interconnect:           | Al/0.5%Cu with Ti/TiN Barrier                                                       |
| D. Backside Metallization: | None                                                                                |
| E. Minimum Metal Width:    | 5.0 microns (as drawn)                                                              |
| F. Minimum Metal Spacing:  | 5.0 microns (as drawn)                                                              |
| G. Bondpad Dimensions:     |                                                                                     |
| H. Isolation Dielectric:   | SiO <sub>2</sub>                                                                    |
| I. Die Separation Method:  | Wafer Saw                                                                           |



| V. Quality Assurance Information |  |
|----------------------------------|--|
|----------------------------------|--|

| A. Quality Assurance Contacts:    | Richard Aburano (Manager, Reliability Engineering)              |
|-----------------------------------|-----------------------------------------------------------------|
|                                   | Don Lipps (Manager, Reliability Engineering)                    |
|                                   | Bryan Preeshl (Vice President of QA)                            |
| B. Outgoing Inspection Level:     | 0.1% for all electrical parameters guaranteed by the Datasheet. |
|                                   | 0.1% For all Visual Defects.                                    |
| C. Observed Outgoing Defect Rate: | < 50 ppm                                                        |
| D. Sampling Plan:                 | Mil-Std-105D                                                    |

# VI. Reliability Evaluation

A. Accelerated Life Test

The results of the biased (static) life test are shown in Table 1. Using these results, the Failure Rate  $(\lambda)$  is calculated as follows:

 $\lambda = \underbrace{1}_{\text{MTTF}} = \underbrace{1.83}_{\text{192 x 4340 x 160 x 2}} \text{ (Chi square value for MTTF upper limit)} \\ (where 4340 = Temperature Acceleration factor assuming an activation energy of 0.8eV)} \\ \lambda = 6.9 \times 10^{-9}$ 

3. = 6.9 F.I.T. (60% confidence level @ 25°C)

The following failure rate represents data collected from Maxim's reliability monitor program. Maxim performs quarterly life test monitors on its processes. This data is published in the Reliability Report found at http://www.maxim-ic.com/qa/reliability/monitor. Cumulative monitor data for S5 Process results in a FIT Rate of 0.09 @ 25C and 1.55 @ 55C (0.8 eV, 60% UCL)

# B. E.S.D. and Latch-Up Testing (lot XUDEAN001B D/C 9837)

The AH17-4 die type has been found to have all pins able to withstand a HBM transient pulse of +/-2500V per Mil-Std 883 Method 3015.7. Latch-Up testing has shown that this device withstands a current of +/-250mA.



# Table 1 Reliability Evaluation Test Results

# MAX4608ESE+

| TEST ITEM        | TEST CONDITION            | FAILURE<br>IDENTIFICATION | SAMPLE SIZE | NUMBER OF<br>FAILURES | COMMENTS             |
|------------------|---------------------------|---------------------------|-------------|-----------------------|----------------------|
| Static Life Test | (Note 1)                  |                           |             |                       |                      |
|                  | Ta = 135°C                | DC Parameters             | 80          | 0                     | XUDAAN001B, D/C 9837 |
|                  | Biased<br>Time = 192 hrs. | & functionality           | 80          | 0                     | XUDCBN004B, D/C 0031 |

Note 1: Life Test Data may represent plastic DIP qualification lots.