

RELIABILITY REPORT FOR MAX4581EEE+

PLASTIC ENCAPSULATED DEVICES

April 7, 2014

## **MAXIM INTEGRATED**

160 RIO ROBLES SAN JOSE, CA 95134

| Approved by          |
|----------------------|
| Sokhom Chum          |
| Quality Assurance    |
| Reliability Engineer |



#### Conclusion

The MAX4581EEE+ successfully meets the quality and reliability standards required of all Maxim Integrated products. In addition, Maxim Integrated's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim Integrated's quality and reliability standards.

#### Table of Contents

- I. .....Device Description
- II. ......Manufacturing Information
- IV. .....Die Information
- Information V. .....Quality Assurance Information
- III. .....Packaging Information
- VI. ......Reliability Evaluation

.....Attachments

## I. Device Description

A. General

The MAX4581/MAX4582/MAX4583 are low-voltage, CMOS analog ICs configured as an 8-channel multiplexer (MAX4581), two 4-channel multiplexers (MAX4582), and three single-pole/double-throw (SPDT) switches (MAX4583). These CMOS devices can operate continuously with ±2V to ±6V dual power supplies or a +2V to +12V single supply. Each switch can handle rail-to-rail analog signals. The off-leakage current is only 1nA at +25°C or 5nA at +85°C. All digital inputs have 0.8V to 2.4V logic thresholds, ensuring TTL/CMOS-logic compatibility when using a single +5V or dual ±5V supplies.



## II. Manufacturing Information

- A. Description/Function:Low-Voltage, CMOS Analog Multiplexers/SwitchesB. Process:S3C. Number of Device Transistors:65D. Fabrication Location:OregonE. Assembly Location:Philippines, Thailand
  - F. Date of Initial Production: January 19, 1998

## III. Packaging Information

| A. Package Type:                                                                              | 16-pin QSOP              |
|-----------------------------------------------------------------------------------------------|--------------------------|
| B. Lead Frame:                                                                                | Copper                   |
| C. Lead Finish:                                                                               | 100% matte Tin           |
| D. Die Attach:                                                                                | Conductive               |
| E. Bondwire:                                                                                  | Au (1 mil dia.)          |
| F. Mold Material:                                                                             | Epoxy with silica filler |
| G. Assembly Diagram:                                                                          | #05-1201-0038            |
| H. Flammability Rating:                                                                       | Class UL94-V0            |
| <ol> <li>Classification of Moisture Sensitivity per<br/>JEDEC standard J-STD-020-C</li> </ol> | Level 1                  |
| J. Single Layer Theta Ja:                                                                     | 120°C/W                  |
| K. Single Layer Theta Jc:                                                                     | 37°C/W                   |
| L. Multi Layer Theta Ja:                                                                      | 103.7°C/W                |
| M. Multi Layer Theta Jc:                                                                      | 37°C/W                   |

#### IV. Die Information

| A. Dimensions:             | 53X69 mils                                         |
|----------------------------|----------------------------------------------------|
| B. Passivation:            | $Si_3N_4/SiO_2$ (Silicon nitride/ Silicon dioxide) |
| C. Interconnect:           | Al/0.5%Cu with Ti/TiN Barrier                      |
| D. Backside Metallization: | None                                               |
| E. Minimum Metal Width:    | 3.0 microns (as drawn)                             |
| F. Minimum Metal Spacing:  | 3.0 microns (as drawn)                             |
| G. Bondpad Dimensions:     |                                                    |
| H. Isolation Dielectric:   | SiO <sub>2</sub>                                   |
| I. Die Separation Method:  | Wafer Saw                                          |



#### V. Quality Assurance Information

| A. Quality Assurance Contacts:    | Don Lipps (Manager, Reliability Engineering)<br>Bryan Preeshl (Vice President of QA)            |
|-----------------------------------|-------------------------------------------------------------------------------------------------|
| B. Outgoing Inspection Level:     | 0.1% for all electrical parameters guaranteed by the Datasheet.<br>0.1% for all Visual Defects. |
| C. Observed Outgoing Defect Rate: | < 50 ppm                                                                                        |
| D. Sampling Plan:                 | Mil-Std-105D                                                                                    |

#### VI. Reliability Evaluation

### A. Accelerated Life Test

The results of the 135C biased (static) life test are shown in Table 1. Using these results, the Failure Rate  $(\lambda)$  is calculated as follows:

$$x = \underbrace{1}_{MTTF} = \underbrace{1.83}_{192 \times 4340 \times 80 \times 2}$$
 (Chi square value for MTTF upper limit)  

$$x = 13.7 \times 10^{-9}$$

$$x = 13.7 \text{ F.I.T.}$$
 (60% confidence level @ 25°C)

The following failure rate represents data collected from Maxim Integrated's reliability monitor program. Maxim Integrated performs quarterly life test monitors on its processes. This data is published in the Reliability Report found at http://www.maximintegrated.com/qa/reliability/monitor. Cumulative monitor data for the S3 Process results in a FIT Rate of 0.03 @ 25C and 0.5 @ 55C (0.8 eV, 60% UCL).

#### B. E.S.D. and Latch-Up Testing (lot N07ABA472A, D/C 0428)

The AH14 die type has been found to have all pins able to withstand a HBM transient pulse of +/-2500V per Mil-Std 883 Method 3015.7. Latch-Up testing has shown that this device withstands a current of +/-250mA.



# Table 1 Reliability Evaluation Test Results

## MAX4581EEE+

| TEST ITEM        | TEST CONDITION  | FAILURE<br>IDENTIFICATION | SAMPLE SIZE | NUMBER OF<br>FAILURES | COMMENTS             |
|------------------|-----------------|---------------------------|-------------|-----------------------|----------------------|
| Static Life Test | (Note 1)        |                           |             |                       |                      |
|                  | Ta = 135°C      | DC Parameters             | 80          | 0                     | NO7AAQ001J, D/C 9749 |
|                  | Biased          | & functionality           |             |                       |                      |
|                  | Time = 192 hrs. |                           |             |                       |                      |

Note 1: Life Test Data may represent plastic DIP qualification lots.