

MAX3456E



RELIABILITY REPORT FOR MAX3456E

PLASTIC ENCAPSULATED DEVICES

June 8, 2009

# MAXIM INTEGRATED PRODUCTS

120 SAN GABRIEL DR. SUNNYVALE, CA 94086

| Approved by                       |
|-----------------------------------|
| Ken Wendel                        |
| Quality Assurance                 |
| Director, Reliability Engineering |

# Conclusion

## **Table of Contents**

| IDevice Description         | VQuality Assurance Information |
|-----------------------------|--------------------------------|
| IIManufacturing Information | VIReliability Evaluation       |
| IIIPackaging Information    | IVDie Information              |

### I. Device Description

A. General

.....Attachments

The MAX3453E-MAX3456E ±15kV ESD-protected USB-compliant transceivers interface low-voltage ASICs with USB devices. The devices fully comply with USB 1.1 and USB 2.0 when operating at full (12Mbps) and low (1.5Mbps) speeds. The MAX3453E-MAX3456E operate with VL as low as +1.65V, ensuring compatibility with low-voltage ASICs.

The MAX3453E-MAX3456E feature a logic-selectable suspend mode that reduces current consumption to less than 40µA. Integrated ±15kV ESD protection protects the USB D+ and D- bidirectional bus connections.

The MAX3453E supports only full-speed (12Mbps) operation. The MAX3453E/MAX3454E feature an internal 1.5k USB pullup resistor and an enumeration function that allows devices to logically disconnect while plugged in. The MAX3453E/MAX3455E provide a push-pull bus-detect (BD) output that asserts high when VBUS > +4.0V.

The MAX3453E-MAX3456E operate over the extended temperature range (-40°C to +85°C) and are available in 14-pin TSSOP and 16-pin (3mm x 3mm) thin QFN packages.



II. Manufacturing Information

A. Description/Function: ±15kV ESD-Protected USB Transceivers
B. Process: B8
C. Number of Device Transistors: 873
D. Fabrication Location: Oregon
E. Assembly Location: China, Malaysia, or Thailand
F. Date of Initial Production: October 10, 2003

## III. Packaging Information

| A. Package Type:                                                            | 16-pin TQFN 3x3          |
|-----------------------------------------------------------------------------|--------------------------|
| B. Lead Frame:                                                              | Copper                   |
| C. Lead Finish:                                                             | 100% matte Tin (Pb Free) |
| D. Die Attach:                                                              | Conductive Epoxy         |
| E. Bondwire:                                                                | Gold (1 mil dia.)        |
| F. Mold Material:                                                           | Epoxy with silica filler |
| G. Assembly Diagram:                                                        | #05-9000-0506            |
| H. Flammability Rating:                                                     | Class UL94-V0            |
| I. Classification of Moisture Sensitivity per<br>JEDEC standard J-STD-020-C | Level 1                  |
| J. Single Layer Theta Ja:                                                   | 64°C/W                   |
| K. Single Layer Theta Jc:                                                   | 6.9°C/W                  |
| L. Multi Layer Theta Ja:                                                    | 48°C/W                   |
| M. Multi Layer Theta Jc:                                                    | 6.9°C/W                  |

#### IV. Die Information

| A. Dimensions:             | 61 X 61 mils                                        |
|----------------------------|-----------------------------------------------------|
| B. Passivation:            | $Si_3N_4/SiO_2\;$ (Silicon nitride/ Silicon dioxide |
| C. Interconnect:           | Al/0.5% Cu                                          |
| D. Backside Metallization: | None                                                |
| E. Minimum Metal Width:    | 0.8 microns (as drawn)                              |
| F. Minimum Metal Spacing:  | 0.8 microns (as drawn)                              |
| G. Bondpad Dimensions:     | 5 mil. Sq.                                          |
| H. Isolation Dielectric:   | SiO <sub>2</sub>                                    |
| I. Die Separation Method:  | Wafer Saw                                           |



#### V. Quality Assurance Information

| A. Quality Assurance Contacts:    | Ken Wendel (Director, Reliability Engineering)<br>Bryan Preeshl (Managing Director of QA)       |
|-----------------------------------|-------------------------------------------------------------------------------------------------|
| B. Outgoing Inspection Level:     | 0.1% for all electrical parameters guaranteed by the Datasheet.<br>0.1% For all Visual Defects. |
| C. Observed Outgoing Defect Rate: | < 50 ppm                                                                                        |
| D. Sampling Plan:                 | Mil-Std-105D                                                                                    |

#### VI. Reliability Evaluation

#### A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in Table 1. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

 $\lambda = \underbrace{1}_{MTTF} = \underbrace{1.83}_{192 \text{ x } 4340 \text{ x } 91 \text{ x } 2} (\text{Chi square value for MTTF upper limit}) \\ (\text{where } 4340 \text{ = Temperature Acceleration factor assuming an activation energy of 0.8eV}) \\ \lambda = 11.8 \text{ x } 10^{-9} \\ \lambda = 11.8 \text{ F.I.T. (60\% confidence level @ 25°C)}$ 

The following failure rate represents data collected from Maxim's reliability monitor program. Maxim performs quarterly 1000 hour life test monitors on its processes. This data is published in the Product Reliability Report found at http://www.maxim-ic.com/. Current monitor data for the B8 Process results in a FIT Rate of 1.29 @ 25C and 15.6 @ 55C (0.8 eV, 60% UCL)

#### B. Moisture Resistance Tests

The industry standard 85°C/85%RH or HAST testing is monitored per device process once a quarter.

#### C. E.S.D. and Latch-Up Testing

The RT68-6 die type has been found to have all pins able to withstand a HBM transient pulse of +/-2500V per Mil-Std 883 Method 3015.7. Latch-Up testing has shown that this device withstands a current of +/-250mA.



# Table 1 Reliability Evaluation Test Results

# MAX3456EETE+

| TEST ITEM          | TEST CONDITION  | FAILURE<br>IDENTIFICATION | SAMPLE SIZE | NUMBER OF<br>FAILURES |  |
|--------------------|-----------------|---------------------------|-------------|-----------------------|--|
| Static Life Test ( | Note 1)         |                           |             |                       |  |
| ,                  | Ta = 135°C      | DC Parameters             | 91          | 0                     |  |
|                    | Biased          | & functionality           |             |                       |  |
|                    | Time = 192 hrs. |                           |             |                       |  |
| Moisture Testing   | (Note 2)        |                           |             |                       |  |
| 85/85              | Ta = 85°C       | DC Parameters             | 77          | 0                     |  |
|                    | RH = 85%        | & functionality           |             |                       |  |
|                    | Biased          |                           |             |                       |  |
|                    | Time = 1000hrs. |                           |             |                       |  |
| Mechanical Stres   | s (Note 2)      |                           |             |                       |  |
| Temperature        | -65°C/150°C     | DC Parameters             | 77          | 0                     |  |
| Cycle              | 1000 Cycles     | & functionality           |             |                       |  |
| -                  | Method 1010     |                           |             |                       |  |

Note 1: Life Test Data may represent plastic DIP qualification lots.

Note 2: Generic Package/Process data