

RELIABILITY REPORT FOR MAX3442EESA+

PLASTIC ENCAPSULATED DEVICES

April 15, 2015

## **MAXIM INTEGRATED**

160 RIO ROBLES SAN JOSE, CA 95134

| Approved by          |
|----------------------|
| Sokhom Chum          |
| Quality Assurance    |
| Reliability Engineer |



#### Conclusion

The MAX3442EESA+ successfully meets the quality and reliability standards required of all Maxim Integrated products. In addition, Maxim Integrated's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim Integrated's quality and reliability standards.

#### **Table of Contents**

- I. .....Device Description
- II. ......Manufacturing Information
- IV. .....Die Information
- 5
- V. .....Quality Assurance Information
- III. .....Packaging Information
- VI. ......Reliability Evaluation

- I. Device Description
  - A. General

.....Attachments

The MAX3440E-MAX3444E fault-protected RS-485 and J1708 transceivers feature ±60V protection from signal faults on communication bus lines. Each device contains one differential line driver with three-state output and one differential line receiver with three-state input. The 1/4-unit-load receiver input impedance allows up to 128 transceivers on a single bus. The devices operate from a 5V supply at data rates of up to 10Mbps. True fail-safe inputs guarantee a logic-high receiver output when the receiver inputs are open, shorted, or connected to an idle data line. Hot-swap circuitry eliminates false transitions on the data bus during circuit initialization or connection to a live backplane. Short-circuit current-limiting and thermal shutdown circuitry protect the driver against excessive power dissipation, and on-chip ±15kV ESD protection eliminates costly external protection devices. The MAX3440E-MAX3444E are available in 8-pin SO and PDIP packages and are specified over industrial and automotive temperature ranges.

## II. Manufacturing Information



| A. Description/Function:         | ±15kV ESD-Protected, ±60V Fault-Protected, 10Mbps, Fail-Safe<br>RS-485/J1708 Transceivers |
|----------------------------------|-------------------------------------------------------------------------------------------|
| B. Process:                      | BCD8                                                                                      |
| C. Number of Device Transistors: | 1553                                                                                      |

October 26, 2002

Malaysia, Philippines, Thailand

Oregon

C. Number of Device Transistors:

- D. Fabrication Location:
- E. Assembly Location:
- F. Date of Initial Production:

#### III. Packaging Information

| A. Package Type:                                                            | 8-pin SOIC (N)           |
|-----------------------------------------------------------------------------|--------------------------|
| B. Lead Frame:                                                              | Copper                   |
| C. Lead Finish:                                                             | 100% matte Tin           |
| D. Die Attach:                                                              | Conductive               |
| E. Bondwire:                                                                | Au (1 mil dia.)          |
| F. Mold Material:                                                           | Epoxy with silica filler |
| G. Assembly Diagram:                                                        | #05-2601-0087            |
| H. Flammability Rating:                                                     | Class UL94-V0            |
| I. Classification of Moisture Sensitivity per<br>JEDEC standard J-STD-020-C | Level 1                  |
| J. Single Layer Theta Ja:                                                   | 170°C/W                  |
| K. Single Layer Theta Jc:                                                   | 40°C/W                   |
| L. Multi Layer Theta Ja:                                                    | 128.4°C/W                |
| M. Multi Layer Theta Jc:                                                    | 36°C/W                   |
|                                                                             |                          |

## IV. Die Information

| A. Dimensions:             | 145X85 mils                                        |
|----------------------------|----------------------------------------------------|
| B. Passivation:            | $Si_3N_4/SiO_2$ (Silicon nitride/ Silicon dioxide) |
| C. Interconnect:           | Al/0.5%Cu with Ti/TiN Barrier                      |
| D. Backside Metallization: | None                                               |
| E. Minimum Metal Width:    | 3.0 microns (as drawn)                             |
| F. Minimum Metal Spacing:  | 3.0 microns (as drawn)                             |
| G. Bondpad Dimensions:     |                                                    |
| H. Isolation Dielectric:   | SiO <sub>2</sub>                                   |
| I. Die Separation Method:  | Wafer Saw                                          |



#### V. Quality Assurance Information

| A. Quality Assurance Contacts:    | Don Lipps (Manager, Reliability Engineering)<br>Bryan Preeshl (Vice President of QA)            |
|-----------------------------------|-------------------------------------------------------------------------------------------------|
| B. Outgoing Inspection Level:     | 0.1% for all electrical parameters guaranteed by the Datasheet.<br>0.1% for all Visual Defects. |
| C. Observed Outgoing Defect Rate: | < 50 ppm                                                                                        |
| D. Sampling Plan:                 | Mil-Std-105D                                                                                    |

#### VI. Reliability Evaluation

### A. Accelerated Life Test

The results of the 135C biased (static) life test are shown in Table 1. Using these results, the Failure Rate  $(\lambda)$  is calculated as follows:

$$x = \underbrace{1}_{MTTF} = \underbrace{1.83}_{192 \times 4340 \times 93 \times 2}$$
 (Chi square value for MTTF upper limit)  

$$x = 11.8 \times 10^{-9}$$

$$x = 11.8 \text{ F.I.T.} (60\% \text{ confidence level @ 25°C})$$

The following failure rate represents data collected from Maxim Integrated's reliability monitor program. Maxim Integrated performs quarterly life test monitors on its processes. This data is published in the Reliability Report found at http://www.maximintegrated.com/qa/reliability/monitor. Cumulative monitor data for the BCD8 Process results in a FIT Rate of 0.04 @ 25C and 0.69 @ 55C (0.8 eV, 60% UCL)

#### B. E.S.D. and Latch-Up Testing (lot NA22EA042A, D/C 0540)

The RT29-2 die type has been found to have all pins able to withstand a HBM transient pulse of +/-2000V per JEDEC JESD22-A114. Latch-Up testing has shown that this device withstands a current of +/-250mA.



# Table 1 Reliability Evaluation Test Results

## MAX3442EESA+

| TEST ITEM        | TEST CONDITION            | FAILURE<br>IDENTIFICATION | SAMPLE SIZE | NUMBER OF<br>FAILURES | COMMENTS             |
|------------------|---------------------------|---------------------------|-------------|-----------------------|----------------------|
| Static Life Test | (Note 1)                  |                           |             |                       |                      |
|                  | Ta = 135°C                | DC Parameters             | 48          | 0                     | NA23EA042A, D/C 0538 |
|                  | Biased<br>Time = 192 hrs. | & functionality           | 45          | 0                     | IA20BQ001D, D/C 0232 |

Note 1: Life Test Data may represent plastic DIP qualification lots.