

RELIABILITY REPORT FOR MAX17682ATP+T PLASTIC ENCAPSULATED DEVICES

November 14, 2017

## **MAXIM INTEGRATED**

160 RIO ROBLES SAN JOSE, CA 95134

Eric Wright

Reliability Engineer

Brian Standley Manager, Reliability



#### Conclusion

The MAX17682ATP+T successfully meets the quality and reliability standards required of all Maxim Integrated products. In addition, Maxim Integrated's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim Integrated's quality and reliability standards.

#### **Table of Contents**

- I. ......Device Description
   IV. .....Die Information

   II. ......Manufacturing Information
   V. .....Quality Assurance Information

   III. ......Packaging Information
   VI. ......Reliability Evaluation
- .....Attachments

#### I. Device Description

A. General

The MAX17682 is a high-voltage, high-efficiency, iso-buck DC-DC converter designed to provide isolated power up to 10W. The device operates over a wide 4.5V to 42V input voltage range and uses primary-side feedback to regulate the output voltage. It delivers primary peak current up to 3.7A and regulates primary output voltage to within ±1.2% over -40°C to +125°C. The device features peak-current-mode control with pulse-width modulation (PWM) scheme. The low-resistance, on-chip MOSFETs ensure high efficiency at full load and simplify the layout. A programmable soft-start feature allows users to reduce input inrush current. The device also incorporates an output enable/undervoltage lockout pin (EN/UVLO) that allows the user to turn on the part at the desired input voltage level. An open-drain RESETB pin provides a delayed power-good signal to the system upon achieving successful regulation of the primary output voltage. The device operates over the -40°C to +125°C industrial temperature range and is available in a compact 20-pin (4mm x 4mm) TQFN package. Simulation models are available.

### II. Manufacturing Information



| A. Description/Function:         | 4.5V to 42V Input, Ultra-Small, High-Efficiency,<br>Iso-Buck DC-DC Converter |
|----------------------------------|------------------------------------------------------------------------------|
| B. Process:                      | S18                                                                          |
| C. Number of Device Transistors: | 22304                                                                        |
| D. Fabrication Location:         | Japan                                                                        |
| E. Assembly Location:            | Taiwan                                                                       |

October 6, 2016

F. Date of Initial Production:

#### III. Packaging Information

| A.            | Package Type:                                                            | 20-pin TQFN                                                           |
|---------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------|
| В.            | Lead Frame:                                                              | Copper                                                                |
| C.            | Lead Finish:                                                             | 100% matte Tin                                                        |
| D.            | Die Attach:                                                              | Da_en4900g                                                            |
| E.            | Bondwire:                                                                | Au (1.3 mil dia.)                                                     |
| F.            | Mold Material:                                                           | Epoxy with silica filler                                              |
| G.            | Assembly Diagram:                                                        | #05-9000-5249                                                         |
| H.            | Flammability Rating:                                                     | Class UL94-V0                                                         |
| I.            | Classification of Moisture Sensitivity<br>per JEDEC standard J-STD-020-C | Level 1                                                               |
| J.            | Single Layer Theta Ja:                                                   | 48°C/W                                                                |
| К.            | Single Layer Theta Jc:                                                   | 2°C/W                                                                 |
| L.            | Multi Layer Theta Ja:                                                    | 33°C/W                                                                |
| M             | . Multi Layer Theta Jc:                                                  | 2°C/W                                                                 |
| IV. Die Infor | mation                                                                   |                                                                       |
| A.            | Dimensions:                                                              | 85.0394X100 mils                                                      |
| В.            | Passivation:                                                             | Si <sub>3</sub> N <sub>4</sub> /SiO <sub>2</sub> (Silicon nitride/ Si |
| C.            | Interconnect:                                                            | Al/0.5%Cu with Ti/TiN Barrier                                         |
| D.            | Backside Metallization:                                                  | None                                                                  |
| E.            | Minimum Metal Width:                                                     | 0.23 microns (as drawn)                                               |
|               |                                                                          |                                                                       |

F. Minimum Metal Spacing:

- G. Isolation Dielectric:
- H. Die Separation Method:

Silicon dioxide) er 0.23 microns (as drawn) 0.23 microns (as drawn) SiO<sub>2</sub> Wafer Saw



#### V. Quality Assurance Information

| A. Quality Assurance Contacts:                         | Eric Wright (Reliability Engineering)<br>Brian Standley (Manager, Reliability)<br>Bryan Preeshl (Vice President of QA) |
|--------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| B. Outgoing Inspection Level:                          | <ul><li>0.1% for all electrical parameters guaranteed by the Datasheet.</li><li>0.1% for all Visual Defects.</li></ul> |
| C. Observed Outgoing Defect Rate:<br>D. Sampling Plan: | < 50 ppm<br>Mil-Std-105D                                                                                               |
|                                                        |                                                                                                                        |

#### VI. Reliability Evaluation

A. Accelerated Life Test

The results of the 135C biased (static) life test are shown in Table 1. Using these results, the Failure Rate () is calculated as follows:

 $\frac{x_{1}}{MTTF} = \frac{1.83}{192 \times 4340 \times 77 \times 2}$  (Chi square value for MTTF upper limit) (where 4340 = Temperature Acceleration factor assuming an activation energy of 0.8eV)

λ = 14.28 x 10<sup>-9</sup>

& = 14.28 F.I.T. (60% confidence level @ 25°C)

The following failure rate represents data collected from Maxim Integrated's reliability monitor program. Maxim Integrated performs quarterly life test monitors on its processes. This data is published in the Reliability Report found at http://www.maximintegrated.com/qa/reliability/monitor. Cumulative monitor data for the S18 Process results in a FIT Rate of 0.40 @ 25C and 6.96 @ 55C (0.8 eV, 60% UCL)

#### B. E.S.D. and Latch-Up Testing

The PI02-5 die type has been found to have all pins able to withstand an HBM transient pulse of +/-2500V per JEDEC JESD22-A114. Latch-Up testing has shown that this device withstands a current of +/-250mA and overvoltage per JEDEC JESD78.



# Table 1 Reliability Evaluation Test Results

## MAX17682ATP+T

| TEST ITEM           | TEST CONDITION  | FAILURE<br>IDENTIFICATION | SAMPLE SIZE | NUMBER OF<br>FAILURES | COMMENTS |
|---------------------|-----------------|---------------------------|-------------|-----------------------|----------|
| Static Life Test (N | ote 1)          |                           |             |                       |          |
|                     | Ta = 135C       | DC Parameters             | 77          | 0                     |          |
|                     | Biased          | & functionality           |             |                       |          |
|                     | Time = 192 hrs. |                           |             |                       |          |

Note 1: Life Test Data may represent plastic DIP qualification lots.