

RELIABILITY REPORT FOR MAX17541GATB+T PLASTIC ENCAPSULATED DEVICES

March 10, 2016

# **MAXIM INTEGRATED**

160 RIO ROBLES SAN JOSE, CA 95134

| Approved by          |
|----------------------|
| Eric Wright          |
| Quality Assurance    |
| Reliability Engineer |



#### Conclusion

The MAX17541GATB+T successfully meets the quality and reliability standards required of all Maxim Integrated products. In addition, Maxim Integrated's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim Integrated's quality and reliability standards.

#### **Table of Contents**

 I. ......Device Description
 IV. .....Die Information

 II. .....Manufacturing Information
 V. .....Quality Assurance Information

III. .....Packaging Information

.....Attachments

### I. Device Description

A. General

The MAX17541G high-efficiency, high-voltage, synchronous step-down DC-DC converter with integrated MOSFETs operates over 4.5V to 42V input. The converter can deliver up to 500mA and generates output voltages from 0.9V up to 0.92 x VIN. The feedback (FB) voltage is accurate to within  $\pm$ 1.7% over -40°C to +125°C. The MAX17541G uses peak-current-mode control with pulse-width modulation (PWM) and operates with fixed 600kHz switching frequency at any load. The device is available in a 10-pin (3mm x 2mm) TDFN package. Simulation models are available.

VI. .....Reliability Evaluation

## II. Manufacturing Information



| A. Description/Function: | 42V, 500mA, Ultra-Small, High-Efficiency, Synchronous Step-Down DC-DC Converter |
|--------------------------|---------------------------------------------------------------------------------|
| B. Process:              | S18                                                                             |

14609

Japan

Thailand, Taiwan

September 24, 2015

- B. Process:
- C. Number of Device Transistors:
- D. Fabrication Location:
- E. Assembly Location:
- F. Date of Initial Production:

#### III. Packaging Information

| A. Package Type:                                                            | 10-pin TDFN              |
|-----------------------------------------------------------------------------|--------------------------|
| B. Lead Frame:                                                              | Copper                   |
| C. Lead Finish:                                                             | NiPdAu                   |
| D. Die Attach:                                                              | Da_8006ns-2x             |
| E. Bondwire:                                                                | Au (1.3 mil dia.)        |
| F. Mold Material:                                                           | Epoxy with silica filler |
| G. Assembly Diagram:                                                        | #05-9000-4357            |
| H. Flammability Rating:                                                     | Class UL94-V0            |
| I. Classification of Moisture Sensitivity<br>per JEDEC standard J-STD-020-C | Level 1                  |
| J. Single Layer Theta Ja:                                                   | 87.5°C/W                 |
| K. Single Layer Theta Jc:                                                   | 18.2°C/W                 |
| L. Multi Layer Theta Ja:                                                    | 67.3°C/W                 |
| M. Multi Layer Theta Jc:                                                    | 18.2°C/W                 |
| IV. Die Information                                                         |                          |

| A. Dimensions:             | 40.9449X103.937 mils                                                                |
|----------------------------|-------------------------------------------------------------------------------------|
| B. Passivation:            | Si <sub>3</sub> N <sub>4</sub> /SiO <sub>2</sub> (Silicon nitride/ Silicon dioxide) |
| C. Interconnect:           | AI/0.5%Cu with Ti/TiN Barrier                                                       |
| D. Backside Metallization: | None                                                                                |
| E. Minimum Metal Width:    | 0.23 microns (as drawn)                                                             |
| F. Minimum Metal Spacing:  | 0.23 microns (as drawn)                                                             |
| G. Isolation Dielectric:   | SiO <sub>2</sub>                                                                    |
| H. Die Separation Method:  | Wafer Saw                                                                           |
|                            |                                                                                     |



#### V. Quality Assurance Information

| A. Quality Assurance Contacts:                         | Eric Wright (Reliability Engineering)<br>Bryan Preeshl (Vice President of QA)                                          |
|--------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| B. Outgoing Inspection Level:                          | <ul><li>0.1% for all electrical parameters guaranteed by the Datasheet.</li><li>0.1% for all Visual Defects.</li></ul> |
| C. Observed Outgoing Defect Rate:<br>D. Sampling Plan: | < 50 ppm<br>Mil-Std-105D                                                                                               |

#### VI. Reliability Evaluation

#### A. Accelerated Life Test

The results of the 135C biased (static) life test are shown in Table 1. Using these results, the Failure Rate (A) is calculated as follows:

 $\frac{\lambda}{MTTF} = \frac{1.83}{192 \times 4340 \times 237 \times 2}$  (Chi square value for MTTF upper limit) (where 4340 = Temperature Acceleration factor assuming an activation energy of 0.8eV)  $\lambda = 4.64 \times 10^{-9}$ 

 $\lambda$  = 4.64 F.I.T. (60% confidence level @ 25°C)

The following failure rate represents data collected from Maxim Integrated's reliability monitor program. Maxim Integrated performs quarterly life test monitors on its processes. This data is published in the Reliability Report found at http://www.maximintegrated.com/qa/reliability/monitor. Cumulative monitor data for the S18 Process results in a FIT Rate of 0.40 @ 25C and 6.96 @ 55C (0.8 eV, 60% UCL)

#### B. E.S.D. and Latch-Up Testing

The PI01-0 die type has been found to have all pins able to withstand a transient pulse of:

ESD-HBM: +/- 2500V per JEDEC JESD22-A114 ESD-CDM: +/- 750V per JEDEC JESD22-C101

Latch-Up testing has shown that this device withstands a current of +/-100mA and overvoltage per JEDEC JESD78.



# Table 1 Reliability Evaluation Test Results

# MAX17541GATB+T

| TEST ITEM           | TEST CONDITION  | FAILURE<br>IDENTIFICATION | SAMPLE SIZE | NUMBER OF<br>FAILURES |  |
|---------------------|-----------------|---------------------------|-------------|-----------------------|--|
| Static Life Test (I | Note 1)         |                           |             |                       |  |
|                     | Ta = 135C       | DC Parameters             | 237         | 0                     |  |
|                     | Biased          | & functionality           |             |                       |  |
|                     | Time = 192 hrs. |                           |             |                       |  |

Note 1: Life Test Data may represent plastic DIP qualification lots.