

RELIABILITY REPORT FOR MAX17536ATP+T PLASTIC ENCAPSULATED DEVICES

April 12, 2016

# **MAXIM INTEGRATED**

160 RIO ROBLES SAN JOSE, CA 95134

| Approved by             |
|-------------------------|
| Eric Wright             |
| Quality Assurance       |
| Reliability Engineering |



### Conclusion

The MAX17536ATP+T successfully met the quality and reliability standards required of all Maxim Integrated products. In addition, Maxim Integrated's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim Integrated's quality and reliability standards.

### **Table of Contents**

- I. ......Device Description IV. ......Die Information
- II. ......Manufacturing Information
- V. .....Quality Assurance Information
- III. .....Packaging Information
- VI. ......Reliability Evaluation

.....Attachments

### I. Device Description

A. General

The MAX17536 high-efficiency, high-voltage, synchronous step-down DC-DC converter with integrated high-side MOSFET operates over a 4.5V to 60V input. The converter can deliver up to 4A and generates output voltages from 0.9V up to 0.9 x VIN. The feedback (FB) voltage is accurate to within ±1.4% over -40°C to +125°C. The MAX17536 uses peak current-mode control. The device can be operated in the pulse-width modulation

(PWM), pulse-frequency modulation (PFM), and discontinuous-conduction mode (DCM) control schemes. The device is available in a 20-pin (5mm x 5mm) thin QFN (TQFN) package. Simulation models are available.

## II. Manufacturing Information



| A. Description/Function: | 4.5V to 60V, 4A, High-Efficiency, Synchronous Step-Down DC-DC Converter |
|--------------------------|-------------------------------------------------------------------------|
|                          | with Internal Compensation                                              |

S18

30533

Japan

Taiwan

2°C/W

June 26, 2015

- B. Process:
- C. Number of Device Transistors:
- D. Fabrication Location:
- E. Assembly Location:
- F. Date of Initial Production:

### III. Packaging Information

| A. Package Type:                                                            | 20-pin TQFN              |
|-----------------------------------------------------------------------------|--------------------------|
| B. Lead Frame:                                                              | Copper                   |
| C. Lead Finish:                                                             | 100% Matte Tin           |
| D. Die Attach:                                                              | Conductive               |
| E. Bondwire:                                                                | Cu (1.3 mil dia.)        |
| F. Mold Material:                                                           | Epoxy with silica filler |
| G. Assembly Diagram:                                                        | #05-9000-5652            |
| H. Flammability Rating:                                                     | Class UL94-V0            |
| I. Classification of Moisture Sensitivity<br>per JEDEC standard J-STD-020-C | Level 1                  |
| J. Single Layer Theta Ja:                                                   | 48°C/W                   |
| K. Single Layer Theta Jc:                                                   | 2°C/W                    |
| L. Multi Layer Theta Ja:                                                    | 30°C/W                   |

M. Multi Layer Theta Jc:

## IV. Die Information

| A. Dimensions:             | 119.2913 X 107.0866 mils                           |
|----------------------------|----------------------------------------------------|
| B. Passivation:            | $Si_3N_4/SiO_2$ (Silicon nitride/ Silicon dioxide) |
| C. Interconnect:           | AI/0.5%Cu with Ti/TiN Barrier                      |
| D. Backside Metallization: | None                                               |
| E. Minimum Metal Width:    | 0.23 microns (as drawn)                            |
| F. Minimum Metal Spacing:  | 0.23 microns (as drawn)                            |
| G. Bondpad Dimensions:     |                                                    |
| H. Isolation Dielectric:   | SiO <sub>2</sub>                                   |
| I. Die Separation Method:  | Wafer Saw                                          |

#### V. Quality Assurance Information



| A. Quality Assurance Contacts:    | Eric Wright (Reliability Engineering)                                                                                  |
|-----------------------------------|------------------------------------------------------------------------------------------------------------------------|
|                                   | Bryan Preeshl (Vice President of QA)                                                                                   |
| B. Outgoing Inspection Level:     | <ul><li>0.1% for all electrical parameters guaranteed by the Datasheet.</li><li>0.1% for all Visual Defects.</li></ul> |
| C. Observed Outgoing Defect Rate: | < 50 ppm                                                                                                               |
| D. Sampling Plan:                 | Mil-Std-105D                                                                                                           |

### VI. Reliability Evaluation

#### A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in Table 1. Using these results, the Failure Rate (A) is calculated as follows:

$$\lambda = \frac{1}{\text{MTTF}} = \frac{1.83}{192 \times 4340 \times 80 \times 2}$$
 (Chi square value for MTTF upper limit)

(where 4340 = Temperature Acceleration factor assuming an activation energy of 0.8eV)

**λ** = 13.7 x 10<sup>-9</sup>

λ = 13.7 F.I.T. (60% confidence level @ 25°C)

The following failure rate represents data collected from Maxim Integrated's reliability monitor program. Maxim Integrated performs quarterly life test monitors on its processes. This data is published in the Reliability Report found at http://www.maximintegrated.com/qa/reliability/monitor. Cumulative monitor data for the S18 Process results in a FIT Rate of 0.05 @ 25°C and 0.93 @ 55°C (0.8 eV, 60% UCL)

### B. E.S.D. and Latch-Up Testing

The PI03-0 die type has been found to have all pins able to withstand an HBM transient pulse of +/-2500V per JEDEC JESD22-A114. Latch-Up testing has shown that this device withstands a current of +/-100mA and overvoltage per JEDEC JESD78.



 Table 1

 Reliability Evaluation Test Results

## MAX17536ATP+T

| TEST ITEM          | TEST CONDITION            | FAILURE<br>IDENTIFICATION | SAMPLE SIZE | NUMBER OF<br>FAILURES | COMMENTS |
|--------------------|---------------------------|---------------------------|-------------|-----------------------|----------|
| Static Life Test ( | Note 1)<br>Ta = 135°C     | DC Parameters             | 80          | 0                     |          |
|                    | Biased<br>Time = 192 hrs. | & functionality           |             |                       |          |
|                    |                           |                           |             |                       |          |

Note 1: Life Test Data may represent plastic DIP qualification lots.