



RELIABILITY REPORT

FOR

MAX16061ETE+ (MAX16060/MAX16061/MAX16062)

PLASTIC ENCAPSULATED DEVICES

January 9, 2009

## **MAXIM INTEGRATED PRODUCTS**

120 SAN GABRIEL DR. SUNNYVALE, CA 94086

| Approved by                       |  |
|-----------------------------------|--|
| Ken Wendel                        |  |
| Quality Assurance                 |  |
| Director, Reliability Engineering |  |



### Conclusion

The MAX16061ETE+ successfully meets the quality and reliability standards required of all Maxim products. In addition, Maxim's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim's quality and reliability standards.

#### **Table of Contents**

- I. ......Device Description V. .....Quality Assurance Information
- II. ......Manufacturing Information
- III. ......Packaging Information
- .....Attachments

VI. ......Reliability Evaluation

IV. .....Die Information

- I. Device Description
  - A. General

The MAX16060/MAX16061/MAX16062 are 1% accurate, quad-/hex-/octal-voltage µP supervisors in a small thin QFN package. These devices provide supervisory functions for complex multivoltage systems. The MAX16060 monitors four voltages, the MAX16061 monitors six voltages, and the MAX16062 monitors eight voltages. These devices offer independent outputs for each monitored voltage along with a reset output that asserts whenever any of the monitored voltages fall below their respective thresholds (down to 0.4V) or the manual reset input is asserted. The reset output remains asserted for the reset timeout after all voltages are above their respective thresholds and the manual reset input is deasserted. The minimum reset timeout is internally set to 140ms or can be adjusted with an external capacitor. All open-drain outputs have internal 30µA pullups that eliminate the need for external pullup resistors. However, each output can be driven with an external voltage up to 5.5V. Other features offered include a manual reset input, a tolerance pin for selecting 5% or 10% input thresholds, and a margin enable function for deasserting the outputs during margin testing. An additional feature is a watchdog timer that asserts active-low RESET when the watchdog timeout period (1.6s typ) is exceeded. The watchdog timer can be disabled by leaving WDI unconnected. These devices are offered in 16-, 20-, and 24-pin thin QFN packages (4mm x 4mm) and are fully specified from -40°C to +125°C.



II. Manufacturing Information

| A. | Description/Function: |
|----|-----------------------|
|    |                       |

- B. Process:
- C. Number of Device Transistors:
- D. Fabrication Location:
- E. Assembly Location:
- F. Date of Initial Production:

## III. Packaging Information

| A. Package Type:                                                            | 16-pin TQFN 4x4          |
|-----------------------------------------------------------------------------|--------------------------|
| B. Lead Frame:                                                              | Copper                   |
| C. Lead Finish:                                                             | 100% matte Tin           |
| D. Die Attach:                                                              | Conductive Epoxy         |
| E. Bondwire:                                                                | Au (1.0 mil mil dia.) F. |
| Mold Material:                                                              | Epoxy with silica filler |
| G. Assembly Diagram:                                                        | #                        |
| H. Flammability Rating:                                                     | Class UL94-V0            |
| I. Classification of Moisture Sensitivity per<br>JEDEC standard J-STD-020-C | Level 1                  |
| J. Single Layer Theta Ja:                                                   | 59.3°C/W                 |
| K. Single Layer Theta Jc:                                                   | 5.7°C/W                  |
| L. Multi Layer Theta Ja:                                                    | 40°C/W                   |
| M. Multi Layer Theta Jc:                                                    | 5.7°C/W                  |

#### **IV. Die Information**

| Α. | Dimensions:             | 78 X 79 mils                                        |
|----|-------------------------|-----------------------------------------------------|
| В. | Passivation:            | $Si_3N_4\!/SiO_2$ (Silicon nitride/ Silicon dioxide |
| C. | Interconnect:           | Aluminum/Si (Si = 1%)                               |
| D. | Backside Metallization: | None                                                |
| E. | Minimum Metal Width:    | 0.8 microns (as drawn)                              |
| F. | Minimum Metal Spacing:  | 0.8 microns (as drawn)                              |
| G. | Bondpad Dimensions:     | 5 mil. Sq.                                          |
| н. | Isolation Dielectric:   | SiO <sub>2</sub>                                    |
| Ι. | Die Separation Method:  | Wafer Saw                                           |

1% Accurate, Quad-/Hex-/Octal-Voltage  $\mu P$  Supervisors B8

Texas

Unisem, ISPL

4/24/2008



#### V. Quality Assurance Information

| Α. | Quality Assurance Contacts:    | Ken Wendel (Director, Reliability Engineering)<br>Bryan Preeshl (Managing Director of QA)    |
|----|--------------------------------|----------------------------------------------------------------------------------------------|
| В. | Outgoing Inspection Level:     | 0.1% for all electrical parameters guaranteed by the Datasheet. 0.1% For all Visual Defects. |
| C. | Observed Outgoing Defect Rate: | < 50 ppm                                                                                     |
| D. | Sampling Plan:                 | Mil-Std-105D                                                                                 |

#### VI. Reliability Evaluation

#### A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in Table 1. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

 $\lambda = \underbrace{1}_{\text{MTTF}} = \underbrace{\frac{1.83}{192 \times 4340 \times 45 \times 2}}_{\text{(where 4340 = Temperature Acceleration factor assuming an activation energy of 0.8eV)}_{0}$ 

π = 23.86 x 10<sup>-9</sup>

𝔅 = 23.86 F.I.T. (60% confidence level @ 25°C)

The following failure rate represents data collected from Maxim's reliability monitor program. Maxim performs quarterly 1000 hour life test monitors on its processes. This data is published in the Product Reliability Report found at http://www.maxim-ic.com/. Current monitor data for the B8 Process results in a FIT Rate of 2.71 @ 25C and 17.30 @ 55C (0.8 eV, 60% UCL)

#### B. Moisture Resistance Tests

The industry standard 85°C/85%RH or HAST testing is monitored per device process once a quarter.

C. E.S.D. and Latch-Up Testing

The MS96 die type has been found to have all pins able to withstand a HBM transient pulse of +/-2500 V per JEDEC JESD22-A114-D. Latch-Up testing has shown that this device withstands a current of +/-250 mA.



# Table 1 Reliability Evaluation Test Results

# MAX16061ETE+

| TEST ITEM                  | TEST CONDITION  | FAILURE<br>IDENTIFICATION | SAMPLE SIZE | NUMBER OF<br>FAILURES |  |  |
|----------------------------|-----------------|---------------------------|-------------|-----------------------|--|--|
| Static Life Test (Note 1)  |                 |                           |             |                       |  |  |
|                            | Ta = 135°C      | DC Parameters             | 45          | 0                     |  |  |
|                            | Biased          | & functionality           |             |                       |  |  |
|                            | Time = 192 hrs. |                           |             |                       |  |  |
| Moisture Testing (Note 2)  |                 |                           |             |                       |  |  |
| 85/85                      | Ta = 85°C       | DC Parameters             | 77          | 0                     |  |  |
|                            | RH = 85%        | & functionality           |             |                       |  |  |
|                            | Biased          |                           |             |                       |  |  |
|                            | Time = 1000hrs. |                           |             |                       |  |  |
| Mechanical Stress (Note 2) |                 |                           |             |                       |  |  |
| Temperature                | -65°C/150°C     | DC Parameters             | 77          | 0                     |  |  |
| Cycle                      | 1000 Cycles     | & functionality           |             |                       |  |  |
|                            | Method 1010     |                           |             |                       |  |  |

Note 1: Life Test Data may represent plastic DIP qualification lots.

Note 2: Generic Package/Process data