

RELIABILITY REPORT FOR MAX14855GWE+T PLASTIC ENCAPSULATED DEVICES

June 23, 2015

# **MAXIM INTEGRATED**

160 RIO ROBLES SAN JOSE, CA 95134

| Approved by             |
|-------------------------|
| Eric Wright             |
| Quality Assurance       |
| Reliability Engineering |



#### Conclusion

The MAX14855GWE+T successfully met the quality and reliability standards required of all Maxim Integrated products. In addition, Maxim Integrated's continuous reliability monitoring program ensures that all outgoing product will continue to meet Maxim Integrated's quality and reliability standards.

#### **Table of Contents**

- I. .....Device Description IV. .....Die Information
  II. ......Manufacturing Information V. .....Quality Assuran
- III. .....Packaging Information
- V. ......Quality Assurance Information

.....Attachments

#### I. Device Description

A. General

The MAX14853/MAX14855 isolated RS-485/RS-422 transceivers provide 2750VRMS (60s) of galvanic isolation between the cable-side (RS-485/RS-422 driver/ receiver-side) and the UART-side of the device. Isolation improves communication by breaking ground loops and reduces noise when there are large differences in ground potential between ports. These devices allow for robust communication up to 500kbps (MAX14853) or 25Mbps (MAX14855). The MAX14853/MAX14855 includes an integrated 450kHz transformer driver for power transfer to the cable-side of the transceiver using an external transformer. An integrated LDO provides a simple and space-efficient architecture for providing power to the cable-side of the IC. The MAX14853/MAX14855 includes one drive channel and one receive channel. The receiver is ¼-unit load, allowing up to 128 transceivers on a common bus. Integrated true fail-safe circuitry ensures a logic-high on the receiver output when inputs are shorted or open. Undervoltage lockout disables the driver when cable-side or UART-side power supplies are below functional levels. The driver outputs and receiver inputs are protected from ±35kV electrostatic discharge (ESD) to GNDB on the cable-side, as specified by the Human Body Model (HBM). The MAX14853/MAX14855 are available in a wide body 16-pin SOIC package and operate over the -40°C to +105°C temperature range.

### II. Manufacturing Information



| A. | Description/Function: | $\begin{array}{l} 2.75 kV_{\text{RMS}} \text{ Isolated 500kbps/25Mbps Full-Duplex RS-485/RS-} \\ 422 \text{ Transceivers with } \pm 35 kV \text{ ESD} \\ \text{Protection and Integrated Transformer Driver} \end{array}$ |
|----|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| В. | Process:              | S18                                                                                                                                                                                                                       |
| C. | Fabrication Location: | USA                                                                                                                                                                                                                       |

USA, Taiwan

March 18, 2015

- D. Assembly Location:
- E. Date of Initial Production:

## III. Packaging Information

| Α. | Package Type:                                                            | 16-pin SOIC              |
|----|--------------------------------------------------------------------------|--------------------------|
| В. | Lead Frame:                                                              | Copper                   |
| C. | Lead Finish:                                                             | 100% Matte Tin           |
| D. | Die Attach:                                                              | Conductive               |
| E. | Bondwire:                                                                | Au (1 mil dia.)          |
| F. | Mold Material:                                                           | Epoxy with silica filler |
| G. | Assembly Diagram:                                                        | #31-4930                 |
| Н. | Flammability Rating:                                                     | Class UL94-V0            |
| I. | Classification of Moisture Sensitivity<br>per JEDEC standard J-STD-020-C | Level 1                  |
| J. | Multi Layer Theta Ja:                                                    | 71°C/W                   |
| K. | Multi Layer Theta Jc:                                                    | 23°C/W                   |

#### IV. Die Information

| Α.  | Passivation:            | $Si_3N_4/SiO_2$ (Silicon nitride/ Silicon dioxide) |
|-----|-------------------------|----------------------------------------------------|
| В.  | Interconnect:           | Al/0.5%Cu with Ti/TiN Barrier                      |
| C.  | Backside Metallization: | None                                               |
| D.  | Minimum Metal Width:    | 0.23 microns (as drawn)                            |
| E.  | Minimum Metal Spacing:  | 0.23 microns (as drawn)                            |
| F.  | Bondpad Dimensions:     |                                                    |
| G.  | Isolation Dielectric:   | SiO <sub>2</sub>                                   |
| Η.[ | Die Separation Method:  | Wafer Saw                                          |



#### V. Quality Assurance Information

| A. | Quality Assurance Contacts:    | Don Lipps (Manager, Reliability Engineering)<br>Bryan Preeshl (Vice President of QA)                                   |
|----|--------------------------------|------------------------------------------------------------------------------------------------------------------------|
| В. | Outgoing Inspection Level:     | <ul><li>0.1% for all electrical parameters guaranteed by the Datasheet.</li><li>0.1% for all Visual Defects.</li></ul> |
| C. | Observed Outgoing Defect Rate: | < 50 ppm                                                                                                               |
| D. | Sampling Plan:                 | Mil-Std-105D                                                                                                           |

#### VI. Reliability Evaluation

A. Accelerated Life Test

The results of the 135°C biased (static) life test are shown in Table 1. Using these results, the Failure Rate ( $\lambda$ ) is calculated as follows:

The following failure rate represents data collected from Maxim Integrated's reliability monitor program. Maxim Integrated performs quarterly life test monitors on its processes. This data is published in the Reliability Report found at http://www.maximintegrated.com/qa/reliability/monitor. Cumulative monitor data for the S18 Process results in a FIT Rate of 0.05@ 25°C and 0.93 @ 55°C (0.8 eV, 60% UCL)

#### B. E.S.D. and Latch-Up Testing

The RU85-1 die type has been found to have all pins able to withstand an HBM transient pulse of +/-2500V per JEDEC JESD22-A114. Latch-Up testing has shown that this device withstands a current of +/-250mA and overvoltage per JEDEC JESD78.



# Table 1 Reliability Evaluation Test Results

# MAX14855GWE+T

| TEST ITEM                 | TEST CONDITION  | FAILURE<br>IDENTIFICATION | SAMPLE SIZE | NUMBER OF<br>FAILURES | COMMENTS |  |
|---------------------------|-----------------|---------------------------|-------------|-----------------------|----------|--|
| Static Life Test (Note 1) |                 |                           |             |                       |          |  |
|                           | Ta = 135°C      | DC Parameters             | 80          | 0                     |          |  |
|                           | Biased          | & functionality           |             |                       |          |  |
|                           | Time = 192 hrs. |                           |             |                       |          |  |

Note 1: Life Test Data may represent plastic DIP qualification lots.