

# 4A, 3MHz, 2.7V to 16V, Step-Down Switching Regulator

MAX20804

#### **General Description**

The MAX20804 is a fully integrated, highly efficient, step-down DC-DC switching regulator. It is able to operate from 2.7V to 16V input supplies, and each output can be regulated from 0.5V to 5.8V, delivering up to 4A of load current.

The switching frequency of this device can be configured from 500kHz to 3.0MHz and provides the capability of optimizing the design in terms of solution size and performance.

The MAX20804 utilizes fixed-frequency, current-mode control with internal compensation. The MAX20804 features a selectable advanced modulation scheme (AMS) to provide improved dynamic load-transient performance. The device also features selectable discontinuous current-mode (DCM) operation to improve light load efficiency. Operation settings and configurable features can be selected by connecting pin-strap resistors from the PGM pins to ground.

The MAX20804 has an internal 1.8V LDO output to power the gate drives and internal circuitry ( $V_{CC}$ ).

The MAX20804 integrates multiple protections including positive and negative overcurrent protection, output overvoltage protection, and overtemperature protection to ensure a robust design.

The MAX20804 is available in a compact 3.0mm x 2.5mm FC2QFN package that supports -40°C to +150°C junction temperature operation. It is footprint compatible with the MAX20806 and MAX20807.

## **Applications**

- · Communications Equipment
- Networking Equipment
- Servers and Storage Equipment
- Point-of-Load Voltage Regulators

#### **Benefits and Features**

- High Power Density with Low Component Count
  - Single-Supply Operation with Integrated LDO for Bias Generation
  - Compact 3.0mm x 2.5mm, 14-Pin, FC2QFN Package
  - · Internal Compensation
- Wide Operating Range
  - 2.7V to 16V Input Voltage Range
  - 0.5V to 5.8V Output Voltage Range
  - 500kHz to 3MHz Configurable Switching Frequency
  - -40°C to +150°C Junction Temperature Range
  - Two Pin-Strap Programming Pins to Select Different Configurations
- · Optimized Performance and Efficiency
  - 91.3% Peak Efficiency with V<sub>DDH</sub> = 12V, V<sub>OUT</sub> = 1.8V, and f<sub>SW</sub> = 1MHz
  - · Selectable AMS to Improve Load Transient
  - · Selectable DCM to Improve Light Load Efficiency

| DESCRIPTION                                            | CURRENT<br>RATING<br>(A) | INPUT<br>VOLTAGE<br>(V) | OUTPUT<br>VOLTAGE<br>(V) |
|--------------------------------------------------------|--------------------------|-------------------------|--------------------------|
| Electrical Rating                                      | 4                        | 2.7 to 16               | 0.5 to 5.8               |
| Thermal Rating T <sub>A</sub> = +85°C, No Air Flow     | 4                        | 12                      | 1.8                      |
| Thermal Rating T <sub>A</sub> = +55°C, 200LFM Air Flow | 4                        | 12                      | 5.0                      |

\*Maximum  $T_J$  = +125°C. For specific operating conditions, see the Safe Operating Area (SOA) curves in the <u>Typical Operating</u> Characteristics.

Ordering Information appears at end of data sheet.

# **Simplified Application Circuit**



### **Absolute Maximum Ratings**

| V <sub>DDH1</sub> , V <sub>DDH2</sub> to PGND ( <u>Note 1</u> )    | 0.3V to +19V   |
|--------------------------------------------------------------------|----------------|
| LX, LXB to PGND (DC)                                               | 0.3V to +19V   |
| LX, LXB to PGND (AC) (Note 2)                                      | 10V to +23V    |
| (AC) ( <u>Note 3</u> )                                             | 10V to +25V    |
| V <sub>DDH1</sub> , V <sub>DDH2</sub> to LX (DC) ( <u>Note 1</u> ) | 0.3V to +19V   |
| V <sub>DDH1</sub> , V <sub>DDH2</sub> to LX (AC) ( <u>Note 2</u> ) | 10V to +23V    |
| (AC) ( <u>Note 3</u> )                                             | 10V to +25V    |
| BST to PGND (DC)                                                   | 0.3V to +21.5V |
| BST to PGND (AC) ( <u>Note 2</u> )                                 | 7V to +25.5V   |
| (AC) ( <u>Note 3</u> )                                             | 7V to +27.5V   |
| BST to LXB                                                         | 0.3V to +2.5V  |
|                                                                    |                |

| LXB to LX                                                                | 0.3V to +0.3V                 |
|--------------------------------------------------------------------------|-------------------------------|
| PGND to AGND                                                             | 0.3V to +0.3V                 |
| V <sub>CC</sub> to AGND                                                  | 0.3V to +2.5V                 |
| EN to AGND                                                               | 0.3V to +4V                   |
| PGOOD to AGND                                                            | 0.3V to +4V                   |
| SNSP to AGND                                                             | 0.3V to V <sub>CC</sub> +0.3V |
| PGM0, PGM1 to AGND                                                       | 0.3V to V <sub>CC</sub> +0.3V |
| Peak LX Current                                                          | 12A to +19A                   |
| Junction Temperature (T <sub>J</sub> ) ( $\underline{\textit{Note 4}}$ ) | +150°C                        |
| Storage Temperature Range                                                | 65°C to +150°C                |
| Peak Reflow Temperature Lead-Free                                        | +260°C                        |

- **Note 1:** Input HF capacitors placed not more than 40 mils away from the V<sub>DDH</sub> pins are required to keep inductive voltage spikes within Absolute Maximum limits.
- Note 2: AC is limited to 25ns.
- Note 3: AC is limited to 2ns.
- Note 4: The MAX20804 is guaranteed over the full -40°C to +150°C operating junction temperature range. High junction temperatures degrade operating lifetimes. Operating lifetime is derated at junction temperatures greater than +125°C. The junction temperature (T<sub>J</sub>, in °C) is calculated from the ambient temperature (T<sub>A</sub>, in °C) and power dissipation (P<sub>D</sub>, in watts) according to the formula:
  - $T_{J} = T_A + (P_D \times \theta_{JA})$

where  $\theta_{JA}$  (in °C/W) is the package thermal impedance.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **Package Information**

#### **14 FC2QFN**

| Package Code                                             | F142A3F+1        |
|----------------------------------------------------------|------------------|
| Outline Number                                           | <u>21-100712</u> |
| Land Pattern Number                                      | <u>90-100247</u> |
| Thermal Resistance                                       |                  |
| Junction to Ambient (θ <sub>JA</sub> ) JEDEC             | 51.7 °C/W        |
| Junction to Ambient (θ <sub>JA</sub> ) on MAX20804EVKIT# | 21.0 °C/W        |
| Junction to Case (θ <sub>JC</sub> )                      | 22.6 °C/W        |

For the latest package outline information and land patterns (footprints), go to <a href="www.analog.com/en/resources/packaging-quality-symbols-footprints/package-index.html">www.analog.com/en/resources/packaging-quality-symbols-footprints/package-index.html</a>. Note that a "+", "#", or the latest packaging-quality-symbols-footprints/package-index.html.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.analog.com/en/resources/technical-articles/thermal-characterization-of-ic-packages.html">www.analog.com/en/resources/technical-articles/thermal-characterization-of-ic-packages.html</a>.

<sup>&</sup>quot;-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

#### **Electrical Characteristics**

(See the <u>Typical Application Circuit</u>.  $V_{DDH1} = V_{DDH2} = 12V$ ,  $T_A = T_J = -40^{\circ}C$  to +150°C, unless otherwise noted. Specifications are production tested at  $T_A = +25^{\circ}C$ ; limits within the operating temperature range are guaranteed by design and characterization.)

| PARAMETER                                           | SYMBOL                | CONDITIONS                                                        | MIN   | TYP   | MAX   | UNITS |
|-----------------------------------------------------|-----------------------|-------------------------------------------------------------------|-------|-------|-------|-------|
| INPUT SUPPLY                                        | 1                     |                                                                   | 1     |       |       |       |
| Input Voltage Range                                 | $V_{DDH}$             |                                                                   | 2.7   |       | 16    | V     |
| Input Supply Current                                | I <sub>VDDH</sub>     | EN = AGND                                                         |       | 2     |       | mA    |
| Internal LDO Regulated Output                       | V <sub>CC</sub>       |                                                                   | 1.75  |       | 1.95  | V     |
| Linear Regulator                                    |                       |                                                                   | 80    |       |       |       |
| Current Limit                                       |                       | V <sub>CC</sub> < 1.6V                                            |       | 20    |       | mA    |
| V <sub>CC</sub> Undervoltage                        | V                     | Rising                                                            | 1.65  | 1.67  | 1.74  | .,    |
| Lockout                                             | V <sub>CC_UVLO</sub>  | Falling                                                           |       | 1.62  |       | V     |
| V <sub>CC</sub> Undervoltage<br>Lockout Hysteresis  |                       |                                                                   |       | 55    |       | mV    |
| V <sub>DDH</sub> Undervoltage<br>Lockout            | V <sub>DDH_UVLO</sub> | Rising                                                            | 2.4   | 2.5   | 2.6   | V     |
| V <sub>DDH</sub> Undervoltage<br>Lockout Hysteresis |                       |                                                                   |       | 100   |       | mV    |
| OUTPUT VOLTAGE RAN                                  | NGE AND ACCUI         |                                                                   |       |       |       |       |
| Feedback Voltage                                    |                       | $V_{SNSP} = 0.5V$ , $T_A = T_J = -40^{\circ}C$ to $+150^{\circ}C$ | 0.497 | 0.500 | 0.503 | V     |
| Voltage Sense Leakage<br>Current                    | ISNSP_                | $T_A = T_J = +25^{\circ}C$                                        | -1    |       | +1    | μA    |
| SWITCHING FREQUENC                                  | CY                    |                                                                   |       |       |       |       |
|                                                     |                       |                                                                   | 500   |       |       |       |
|                                                     |                       |                                                                   |       | 750   |       |       |
| Switching Frequency                                 | f <sub>SW</sub> _     |                                                                   |       | 1000  |       | kHz   |
| Cwitching i requericy                               | .3//_                 |                                                                   |       | 1500  |       | KIIZ  |
|                                                     |                       |                                                                   |       | 2000  |       |       |
|                                                     |                       |                                                                   |       | 3000  |       |       |
| Switching Frequency<br>Accuracy                     |                       |                                                                   | -10   |       | +10   | %     |
| Minimum Controllable                                |                       | I <sub>OUT</sub> = 0A ( <u>Note 5</u> )                           |       | 24    | 40    | no    |
| On-Time                                             |                       | I <sub>OUT</sub> = 1A ( <u>Note 5</u> )                           |       | 22    | 37    | ns    |
| Minimum Controllable Off-Time                       |                       | I <sub>OUT</sub> = 0A ( <u>Note 5</u> )                           |       | 100   | 110   | ns    |
| ENABLE AND STARTUF                                  |                       |                                                                   |       |       |       |       |
| Initialization Time                                 | t <sub>INIT</sub>     |                                                                   |       | 800   |       | μs    |
| EN Threshold                                        |                       | Rising                                                            | 0.9   |       |       | V     |
| LIN THESHOLD                                        |                       | Falling                                                           |       |       | 0.6   | v v   |
| EN Filtering Delay                                  | ten_rising_de<br>Lay  | Rising                                                            |       | 200   |       |       |
|                                                     | ten_falling_d<br>ELAY | Falling                                                           |       | 2     |       | - μs  |
| ENIT los es                                         |                       | EN = 0V                                                           |       |       | 250   | nA    |
| EN Leakage                                          | I <sub>EN</sub>       | EN = 1.85V                                                        |       |       | 2     | μA    |

(See the <u>Typical Application Circuit</u>.  $V_{DDH1} = V_{DDH2} = 12V$ ,  $T_A = T_J = -40^{\circ}C$  to +150°C, unless otherwise noted. Specifications are production tested at  $T_A = +25^{\circ}C$ ; limits within the operating temperature range are guaranteed by design and characterization.)

| PARAMETER                                                                | SYMBOL              | CONDITIONS                           | MIN   | TYP  | MAX  | UNITS |
|--------------------------------------------------------------------------|---------------------|--------------------------------------|-------|------|------|-------|
|                                                                          |                     | EN = 4V                              |       | 3.5  | 8    |       |
| Soft-Start Time                                                          | t <sub>SS</sub>     |                                      |       | 3    |      | ms    |
| POWER-GOOD AND FAL                                                       | JLT PROTECT         | IONS                                 | •     |      |      |       |
| PGOOD Output Low                                                         |                     | I <sub>PGOOD</sub> = 4mA             |       |      | 0.4  | V     |
| PGOOD Leakage                                                            | I <sub>PGOOD</sub>  | PGOOD = 3.6V                         |       | 0.01 | 1    | μA    |
| Output Undervoltage<br>(UV) Threshold                                    |                     |                                      | -16   | -13  | -10  | %     |
| Output UV Deglitch<br>Delay                                              |                     |                                      |       | 4    |      | μs    |
| Output Overvoltage<br>Protection (OVP)<br>Threshold                      |                     |                                      | 10    | 13   | 16   | %     |
| Output OVP Threshold<br>Deglitch Delay                                   |                     |                                      |       | 2    |      | μs    |
| Positive Overcurrent                                                     | DC 05               | Inductor peak current, POCP = 5.4A   | 4.7   | 5.4  | 6.12 |       |
| Protection (POCP) Threshold                                              | POCP                | Inductor peak current, POCP = 4A     | 3.58  | 4.0  | 4.5  | A     |
| POCP Deglitch Delay                                                      |                     |                                      |       | 36   |      | ns    |
| Fast Positive Overcurrent Protection (FPOCP) Threshold                   | FPOCP               |                                      | 12.5  | 14.5 | 16.5 | Α     |
| Negative Overcurrent Protection (NOCP) Threshold to POCP Threshold Ratio | NOCP                | With respect to POCP threshold (typ) |       | -84  |      | %     |
| NOCP Accuracy                                                            |                     |                                      | -25   |      | +25  | %     |
| DOT 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                                | V                   | Rising                               | 1.47  | 1.59 | 1.66 | .,    |
| BST UVLO Threshold                                                       | $V_{BST}$           | Falling                              | 1.41  | 1.53 | 1.6  | V     |
| Overtemperature<br>Protection (OTP) Rising<br>Threshold                  | ОТР                 | ( <u>Note 6</u> )                    |       | 176  |      | °C    |
| OTP Accuracy                                                             |                     |                                      |       | 6    |      | %     |
| OTP Hysteresis                                                           |                     |                                      |       | 20   |      | °C    |
| Hiccup Protection Time                                                   | <sup>t</sup> HICCUP |                                      |       | 20   |      | ms    |
| DCM OPERATION MODE                                                       |                     | •                                    |       |      |      |       |
| DCM Comparator                                                           |                     | POCP = 5.4A, inductor valley current |       | -290 |      |       |
| Threshold to Enter DCM                                                   |                     | POCP = 4A, inductor valley current   |       | -195 |      | mA    |
| DCM Comparator<br>Threshold to Exit DCM                                  |                     | Inductor valley current              |       | 100  |      | mA    |
| PROGRAMMING PINS                                                         |                     | •                                    |       |      |      |       |
| PGM_ Pin Resistor<br>Range                                               | R <sub>PGM</sub> _  | ( <u>Note 7</u> )                    | 0.095 |      | 115  | kΩ    |
| PGM_ Resistor<br>Accuracy                                                |                     |                                      | -1    |      | +1   | %     |

Note 5: Guaranteed by design.

# 4A, 3MHz, 2.7V to 16V, Step-Down Switching Regulator

- **Note 6:** This IC includes overtemperature protection that is intended to protect the device during overload conditions. Junction temperature exceeds +150°C temperature when overtemperature protection is active. Continuous operation above the specified maximum operating junction temperature reduces lifetime.
- Note 7: The PGM\_ pin resistor value is read during startup initialization, and the detection is guaranteed below +125°C.

## **Typical Operating Characteristics**

(Typical Application Circuit, VDDH = 12V, f<sub>SW</sub> = 1MHz, tested on MAX20804EVKIT#, T<sub>A</sub> = +25°C, unless otherwise noted.)



(Typical Application Circuit, VDDH = 12V, f<sub>SW</sub> = 1MHz, tested on MAX20804EVKIT#, T<sub>A</sub> = +25°C, unless otherwise noted.)



(Typical Application Circuit, VDDH = 12V, f<sub>SW</sub> = 1MHz, tested on MAX20804EVKIT#, T<sub>A</sub> = +25°C, unless otherwise noted.)





# **Pin Configurations**



## **Pin Descriptions**

| PIN | NAME              | FUNCTION                                                                                                                                                                                                                |
|-----|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | PGM0              | Program Input. Connect this pin to ground through a programming resistor.                                                                                                                                               |
| 2   | PGM1              | Program Input. Connect this pin to ground through a programming resistor.                                                                                                                                               |
| 3   | PGOOD             | Open-Drain, Power-Good Output                                                                                                                                                                                           |
| 4   | SNSP              | Output Voltage-Sense Feedback Pin. Connect SNSP to V <sub>OUT</sub> at the load. A resistive voltage-divider can be inserted between the output and SNSP to regulate the output above the 0.5V fixed reference voltage. |
| 5   | AGND              | Analog Ground                                                                                                                                                                                                           |
| 6   | $V_{CC}$          | Internal 1.8V LDO Output. Connect a 2.2µF or greater ceramic capacitor from V <sub>CC</sub> to AGND.                                                                                                                    |
| 7   | EN                | Output Enable                                                                                                                                                                                                           |
| 8   | $V_{DDH1}$        | Regulator Input Supply. V <sub>DDH1</sub> and V <sub>DDH2</sub> should be connected on the PCB.                                                                                                                         |
| 9   | PGND1             | Power Ground. PGND1 and PGND2 should be connected on the PCB.                                                                                                                                                           |
| 10  | LX                | Switching Node. Connect LX directly to the output inductor.                                                                                                                                                             |
| 11  | PGND2             | Power Ground. PGND1 and PGND2 should be connected on the PCB.                                                                                                                                                           |
| 12  | V <sub>DDH2</sub> | Regulator Input Supply. V <sub>DDH1</sub> and V <sub>DDH2</sub> should be connected on the PCB.                                                                                                                         |
| 13  | LXB               | Switching Node for Bootstrap Capacitor Connection. LXB and LX are connected internally.                                                                                                                                 |
| 14  | BST               | Bootstrap Pin. Connect a 0.22μF ceramic capacitor from BST to LXB.                                                                                                                                                      |

## **Functional Diagrams**



### **Detailed Description**

#### **Control Architecture**

The MAX20804 control loop is based on fixed-frequency, peak current-mode control architecture. A simplified control architecture is shown in Figure~1. The control loop contains an error amplifier stage, internal voltage loop compensation network, current sense, internal slope compensation, and a PWM modulator that generates the pulse-width modulation (PWM) signals to drive high-side and low-side MOSFETs. The device has a fixed 0.5V reference voltage ( $V_{REF}$ ). The difference between  $V_{REF}$  and the sensed output voltage is amplified by the first error amplifier. Its output voltage ( $V_{ERR}$ ) is used as the input of the voltage loop compensation network. The output of the compensation network ( $V_{COMP}$ ) is fed to a PWM comparator with the current-sense signal ( $V_{ISENSE}$ ) and slope compensation ( $V_{RAMP}$ ). The output of the PWM comparator is the input of the PWM modulator. The turning on of the high-side MOSFET is aligned with an internal clock. It can either be a fixed-frequency clock or a phase-shifted clock if AMS is enabled.



Figure 1. Simplified Control Architecture

#### Advanced Modulation Scheme (AMS)

The MAX20804 offers a selectable advanced modulation scheme (AMS) to provide improved transient response. AMS provides a significant advantage over conventional fixed-frequency PWM schemes. Enabling the AMS feature allows for modulation at both leading and trailing edges, which results a temporary increase or decrease of the switching frequency during large load transients. *Figure 2* shows the scheme to include leading-edge modulation with the traditional trailing-edge modulation when AMS is enabled in the device. The modulation scheme allows turn-on and turn-off with minimal delay. Since the total inductor current increases very quickly, thus satisfying the load demand, the current drawn from the output capacitors is reduced. With AMS enabled, the system closed-loop bandwidth can be extended without phase-margin penalty. As a result, output capacitance can be minimized.



Figure 2. AMS Operation

#### **Discontinuous Current-Mode (DCM) Operation**

DCM operation is an optional feature to improve light load efficiency. It is required that  $V_{DDH}$  is at least 2V higher than the desired  $V_{OUT}$  for the device to operate in DCM. The device has a DCM current-detection comparator to monitor the inductor valley current while operating in CCM. At light load, if the inductor valley current is below the DCM comparator threshold for at least 48 consecutive cycles, the device transitions seamlessly to DCM. Once in DCM, the switching frequency decreases as the load decreases. The device transitions back to CCM operation as soon as the inductor valley current is higher than 100mA.

#### Internal Linear Regulator

The device contains an internal 1.8V linear regulator (LDO). The 1.8V LDO output voltage on  $V_{CC}$  is derived from the  $V_{DDH}$  pin by default.

The 1.8V voltage on the  $V_{CC}$  pin supplies the current to the MOSFET drivers. A decoupling capacitor of at least 2.2 $\mu$ F must be connected between  $V_{CC}$  and AGND.

#### Startup and Shutdown

The startup and shutdown timing is shown in Figure 3. When the  $V_{CC}$  pin voltage is above its rising UVLO threshold, the device goes through an initialization procedure. Configuration settings on the PGM\_ pins are read. Once initialization is complete, the device detects the  $V_{DDH}$  UVLO and EN statuses. When both are above their rising thresholds, the soft-start begins and switching is enabled. The output voltage starts to ramp up. The soft-start ramp time is 3ms. If there are no faults, the open-drain PGOOD pin is released from being held low after the soft-start ramp is complete. The device supports smooth startup with the output prebiased.

During operation, if either the  $V_{DDH}$  UVLO or EN falls below its threshold, switching is stopped immediately. The output voltage is discharged by the load current.



Figure 3. Startup and Shutdown Timing

#### **Fault Handling**

#### Input Undervoltage Lockout (V<sub>DDH</sub> UVLO)

The MAX20804 internally monitors the  $V_{DDH}$  voltage level. When the input supply voltage is below the UVLO threshold, the device stops switching and drives the PGOOD pin low. The device restarts after 20ms if the UVLO status is cleared. See the <u>Startup and Shutdown</u> section for the start-up sequence.

#### **Output Overvoltage Protection (OVP)**

The feedback voltage of  $V_{SNSP}$  – AGND is monitored for output overvoltage once the soft-start ramp is complete. If the feedback voltage is above the OVP threshold beyond the OVP deglitch filtering delay, the device stops switching and drives the PGOOD pin low. The device restarts after 20ms if the OVP status is cleared.

#### **Positive Overcurrent Protection (POCP)**

The device's peak current-mode control architecture provides inherent current limiting and short-circuit protection. The inductor current is continuously monitored while switching. The inductor peak current is limited on a cycle-by-cycle basis. In each switching cycle, once the sensed inductor current exceeds the POCP threshold, the device turns off the high-side MOSFET and turns on the low-side MOSFET to allow the inductor current to be discharged by output voltage. An updown counter is used to accumulate the number of consecutive POCP events in each switching cycle. If the counter exceeds 1024, the device stops switching and drives the PGOOD pin low. POCP is a hiccup protection, and the device restarts after 20ms.

The MAX20804 offers two POCP thresholds (5.4A and 4A) that can be selected by the PGM1 pin (see the <u>Pin-Strap Programmability</u> section). Due to POCP deglitch delay, for a specific application use case, the actual POCP threshold should be higher (see the <u>Output Inductor Selection</u> section).

#### **Negative Overcurrent Protection (NOCP)**

The device also has negative overcurrent protection against inductor valley current. The NOCP threshold is -84% of the POCP threshold. In each switching cycle, once the sensed inductor current exceeds the NOCP threshold, the device turns off the low-side MOSFET and turns on the high-side MOSFET for a fixed 180ns time to allow the inductor current to be charged by input voltage. Similar to that of POCP, an up-down counter is used to accumulate the number of consecutive NOCP events. If the counter exceeds 1024, the device stops switching and drives the PGOOD pin low. NOCP is a hiccup protection, and the device restarts after 20ms.

#### **Overtemperature Protection (OTP)**

The overtemperature protection threshold is +176°C with 20°C hysteresis. If the junction temperature reaches the OTP threshold during operation, the device stops switching and drives the PGOOD pin low. The device restarts after 20ms if the OTP status is cleared.

#### **Pin-Strap Programmability**

The MAX20804 has two program pins (PGM0 and PGM1) to set some of the key configurations of the device. The PGM\_ values are read during start-up initialization, and the detection is guaranteed below +125°C. PGM0 has 18 detection levels, and PGM1 has 32 detection levels. A pin-strap resistor is connected from the PGM\_ pin to AGND to select one of the codes. See the <u>Internal Compensation Selection</u> section for information about how to select the compensation parameters for optimized control loop performance.

Table 1. PGM0 Switching Frequency, AMS, and DCM Selections

| PGM0<br>CODES | R <sub>PGM0</sub><br>(Ω) | AMS     | DCM     | f <sub>SW</sub><br>(kHz) |
|---------------|--------------------------|---------|---------|--------------------------|
| 0             | 95.3                     |         |         | 500                      |
| 1             | 309                      |         |         | 750                      |
| 2             | 649                      | Disable |         | 1000                     |
| 3             | 909                      | Disable |         | 1500                     |
| 4             | 1210                     |         |         | 2000                     |
| 5             | 1620                     |         | Disable | 3000                     |
| 6             | 2150                     |         | Disable | 500                      |
| 7             | 2490                     |         |         | 750                      |
| 8             | 8060                     |         |         | 1000                     |
| 9             | 16900                    |         |         | 1500                     |
| 10            | 26100                    | Enable  |         | 2000                     |
| 11            | 36500                    | Enable  |         | 3000                     |
| 12            | 42200                    |         |         | 500                      |
| 13            | 56200                    |         | Enable  | 750                      |
| 14            | 75000                    |         | Enable  | 1000                     |
| 15            | 86600                    |         |         | 1500                     |

| 16 |          |
|----|----------|
| 17 | 7 115000 |

**Table 2. PGM1 Configurations for OUTPUT** 

| PGM1<br>CODES | R <sub>PGM1</sub> (Ω) | POCP | VOLTAGE<br>LOOP GAIN<br>MULTIPLIER | SLOPE1<br>(µA) |
|---------------|-----------------------|------|------------------------------------|----------------|
| 0             | 95.3                  |      |                                    | 1.5            |
| 1             | 200                   |      |                                    | 2.6            |
| 2             | 309                   |      | 0.4                                | 3.7            |
| 3             | 422                   |      | 0.4                                | 6.0            |
| 4             | 536                   |      |                                    | 7.0            |
| 5             | 649                   |      |                                    | 8.0            |
| 6             | 768                   |      |                                    | 1.5            |
| 7             | 909                   |      |                                    | 2.6            |
| 8             | 1050                  |      | 0.7                                | 3.7            |
| 9             | 1210                  |      | 0.7                                | 6.0            |
| 10            | 1400                  |      |                                    | 7.0            |
| 11            | 1620                  | 5.4  |                                    | 8.0            |
| 12            | 1870                  |      | 1                                  | 1.5            |
| 13            | 2150                  |      |                                    | 2.6            |
| 14            | 2490                  |      |                                    | 3.7            |
| 15            | 2870                  |      |                                    | 6.0            |
| 16            | 3740                  |      |                                    | 7.0            |
| 17            | 8060                  |      |                                    | 8.0            |
| 18            | 12400                 |      |                                    | 1.5            |
| 19            | 16900                 |      |                                    | 2.6            |
| 20            | 21500                 |      | 1.5                                | 3.7            |
| 21            | 26100                 |      |                                    | 6.0            |
| 22            | 30900                 |      |                                    | 7.0            |
| 23            | 36500                 |      |                                    | 1.5            |
| 24            | 42200                 |      | 0.4                                | 2.6            |
| 25            | 48700                 |      |                                    | 7.0            |
| 26            | 56200                 |      |                                    | 1.5            |
| 27            | 64900                 | 4    | 0.7                                | 2.6            |
| 28            | 75000                 |      |                                    | 7.0            |
| 29            | 86600                 |      |                                    | 1.5            |
| 30            | 100000                |      | 1                                  | 2.6            |
| 31            | 115000                |      |                                    | 7.0            |

## **Reference Design Procedure**

#### **Output Voltage Sensing**

The MAX20804 has an internal 0.5V reference voltage. When the desired output voltage is higher than 0.5V, it is required to use resistor-dividers  $R_{FB1}$  and  $R_{FB2}$  to sense the output voltage (see the <u>Simplified Application Circuit</u>). It is recommended that the  $R_{FB2}$  value does not exceed  $5k\Omega$ . The resistor-divider ratio is given by the following equation:

$$V_{OUT} = V_{REF} \times \left(1 + \frac{R_{FB1}}{R_{FB2}}\right)$$

where:

V<sub>OUT</sub> = Output voltage

V<sub>REF</sub> = 0.5V fixed reference voltage

R<sub>FB1</sub> = Top resistor-divider

R<sub>FB2</sub> = Bottom resistor-divider

#### **Switching Frequency Selection**

The MAX20804 offers a wide range of selectable switching frequencies from 500kHz to 3MHz. Switching frequency selection can be optimized for different applications. Higher switching frequencies are recommended for applications prioritizing solution size so that the value and size of output LC filter can be reduced. Lower switching frequencies are recommended for applications prioritizing efficiency and thermal dissipation due to reduced switching losses. The frequency must be selected so that the minimum controllable on-time and minimum controllable off-time are not violated. The maximum recommended switching frequency is calculated by the following equation:

$$f_{SWMAX} = MIN\left\{\frac{V_{OUT}}{t_{ONMIN} \times V_{DDHMAX}}, \frac{V_{DDHMIN} - V_{OUT}}{t_{OFFMIN} \times V_{DDHMIN}}\right\}$$

where:

f<sub>SWMAX</sub> = Maximum selectable switching frequency

V<sub>DDHMAX</sub> = Maximum input voltage

V<sub>DDHMIN</sub> = Minimum input voltage

tonmin = Minimum controllable on-time

toffmin = Minimum controllable off-time

Due to system noise injection, even at steady-state operation, typically the LX rising and falling edges would have some random jittering noise. The selection of the switching frequency (f<sub>SW</sub>) should take into consideration the jittering and be lower than f<sub>SWMAX</sub>. To improve the LX jittering, it is recommended to use smaller inductor values and lower voltage loop gain to minimize noise sensitivity.

#### Output Inductor Selection

The output inductor has an important influence on the overall size, cost, and efficiency of the voltage regulator. Since the inductor is typically one of the larger components in the system, a minimum inductor value is particularly important in space-constrained applications. Smaller inductor values also permit faster transient response, reducing the amount of output capacitance needed to maintain transient tolerance.

To improve current loop noise immunity, typically the output inductor is selected so that the inductor current ripple is at least 1A. The inductor value is calculated by the following equation:

$$L = \frac{V_{OUT}(V_{DDH} - V_{OUT})}{V_{DDH} \times I_{RIPPLE} \times f_{SW}}$$

where:

V<sub>DDH</sub> = Input voltage

IRIPPLE = Inductor current ripple peak-to-peak value

The inductor should also be selected so that maximum load current delivery can be guaranteed by the selected POCP threshold. The MAX20804 offers two POCP thresholds (5.4A and 4A), which can be selected by the PGM1 pin (see the *Pin-Strap Programmability* section). Due to deglitch delay from the POCP comparator tripping to the high-side MOSFET turning off for a specific application use case, the adjusted POCP threshold should take into consideration the inductor value, input voltage, and output voltage, which can be calculated by the following equation:

$$\text{POCP}_{\text{ADJUST}} = \text{POCP} \ + \frac{(\text{V}_{\text{DDH}} - \text{V}_{\text{OUT}}) \ \times \ t_{\text{POCP}}}{L}$$

where:

POCP<sub>ADJUST</sub> = Adjusted POCP threshold

POCP = POCP level specified in the *Electrical Characteristics* table

tPOCP = POCP deglitch delay (36ns, typ)

It needs to be verified that the peak inductor current in normal operation does not exceed the minimum adjusted POCP threshold:

$$I_{\text{OUTMAX}} + \frac{I_{\text{RIPPLE}}}{2} < \text{POCP}_{\text{ADJUST(MIN)}}$$

where

IOUTMAX = Maximum load current

POCP<sub>ADJUST(MIN)</sub> = Minimum adjusted POCP threshold, calculated with the minimum value of the POCP threshold

#### **Output Capacitor Selection**

One major factor in determining the total required output capacitance is the output-voltage ripple. To meet the output-voltage ripple requirement, the minimum output capacitance should satisfy the following equation:

$$C_{\text{OUT}} \ge \frac{I_{\text{RIPPLE}}}{8 \, \times \, f_{\text{SW}} \, \times \, (V_{\text{OUTRIPPLE}} \, - \, \text{ESR} \, \times \, I_{\text{RIPPLE}})}$$

where:

VOUTRIPPLE = Maximum allowed output-voltage ripple

ESR = ESR of output capacitors

The other important factors in determining the total required output capacitance are the maximum allowable output voltage overshoot and undershoot during load transients. For a given loading or unloading current step, the minimum required output capacitance can be estimated by the following equation:

$$C_{\text{OUT}} \geq \text{MAX} \left\{ \frac{\left(\Delta I + \frac{I_{\text{RIPPLE}}}{2}\right)^2 \times L}{2 \times \Delta V_{\text{OUT}} \times (V_{\text{DDH}} - V_{\text{OUT}})}, \frac{\left(\Delta I + \frac{I_{\text{RIPPLE}}}{2}\right)^2 \times L}{2 \times \Delta V_{\text{OUT}} \times V_{\text{OUT}}} \right\}$$

where:

C<sub>OUT</sub> = Output capacitance

△I = Loading or unloading current step

△V<sub>OUT</sub> = Maximum allowed output voltage undershoot or overshoot

#### **Input Capacitor Selection**

The input capacitance selection is determined by the input voltage ripple requirement. The  $V_{DDH1}$  and  $V_{DDH2}$  pins of the MAX20804 should be connected on the PCB. The minimum required input capacitance is estimated by the following equation:

$$C_{IN} \ge \frac{I_{OUT(MAX)} \times V_{OUT}}{f_{SW} \times V_{DDH} \times V_{INPP}}$$

where:

C<sub>IN</sub> = Input capacitance

I<sub>OUT(MAX)</sub> = Maximum output current of OUTPUT

V<sub>OUT</sub> = Output voltage of OUTPUT

f<sub>SW</sub> = Switching frequency of OUTPUT

V<sub>INPP</sub> = Peak-to-peak input voltage ripple

Besides the minimum required input capacitance, it is also required to place  $0.1\mu F$  and  $1\mu F$  high-frequency decoupling capacitors next to each  $V_{DDH}$  pin to suppress the high-frequency switching noises.

#### **Internal Compensation Selection**

#### **Voltage Loop Gain**

For stability purposes, it is recommended that the voltage loop bandwidth (BW) be lower than 1/5 of the switching frequency. Consider the case of using MLCC output capacitors that have nearly ideal impedance characteristics in the frequency range of interest with negligible ESR and ESL. The voltage loop BW can be estimated using the following equation:

$$BW = \frac{R_{FB2}}{\frac{R_{FB2} + R_{FB1}}{2\pi \times 20m\Omega \times C_{OUT}}} \times \frac{R_{VGA}}{10k\Omega}$$

where:

R<sub>VGA</sub> = The voltage loop gain resistance, which is set by the switching frequency, and the voltage loop gain multiplier selected by PGM pin resistors, as seen in *Table 3*.

**Table 3. Voltage Loop Gain Resistance** 

| SWITCHING<br>FREQUENCY<br>(kHz) | VOLTAGE<br>LOOP GAIN<br>MULTIPLIER | R <sub>VGA</sub><br>(kΩ) |
|---------------------------------|------------------------------------|--------------------------|
|                                 | 0.4                                | 15.6                     |
| 500                             | 0.7                                | 27                       |
| 300                             | 1                                  | 37                       |
|                                 | 1.5                                | 52.2                     |
|                                 | 0.4                                | 22                       |
| 750                             | 0.7                                | 31                       |
| 750                             | 1                                  | 44.5                     |
|                                 | 1.5                                | 62.3                     |
|                                 | 0.4                                | 22                       |
| 1000                            | 0.7                                | 37                       |
| 1000                            | 1                                  | 52.2                     |
|                                 | 1.5                                | 74.5                     |
|                                 | 0.4                                | 27                       |
| 1500                            | 0.7                                | 44.5                     |
| 1300                            | 1                                  | 62.3                     |
|                                 | 1.5                                | 104.4                    |
|                                 | 0.4                                | 31                       |
| 2000 or 3000                    | 0.7                                | 52.2                     |
| 2000 01 3000                    | 1                                  | 74.5                     |
|                                 | 1.5                                | 104.4                    |

#### **Slope Compensation**

Slope compensation is applied to guarantee current loop stability when the duty cycle is higher than 50%. For applications where the duty cycle is smaller than 50%, it is also recommended to apply slope compensation to improve current loop noise immunity. The minimum and maximum slope compensation values are calculated using the following equation:

$$\frac{V_{\text{OUT}}}{L} \times C_{\text{SLOPE}} \times \frac{1.6\Omega}{25} \leq \text{SLOPE} \leq \frac{V_{\text{IN}} \times f_{\text{SW}} \times C_{\text{SLOPE}}}{V_{\text{OUT}}} \bigg[ 800 \text{mV} \\ - \bigg( I_{\text{OUTMAX}} + \frac{I_{\text{RIPPLE}}}{2} \bigg) \times \frac{1.6\Omega}{25} \bigg]$$

where:

#### C<sub>SLOPE</sub> = 5pF

The slope-compensation options of the MAX20804 can be selected by resistor values on PGM1. A higher slope value is recommended to help reduce duty cycle jittering and improve stability.

#### **Voltage Loop Zero Compensation**

The value of the voltage loop zero compensation for the loop stability is dependent on the switching frequency selected by the pinstrap of PGM0 (<u>Table 4</u>). The voltage loop zero compensation value cannot be changed by the user once the switching frequency is selected.

**Table 4. Voltage Loop Zero Compensation Setting** 

| SWITCHING<br>FREQUENCY<br>(kHz) | ZERO<br>COMPENSATION<br>(kHz) |
|---------------------------------|-------------------------------|
| 500                             | 5                             |
| 750                             | 7.5                           |
| 1000                            | 8.75                          |
| 1500                            | 10                            |
| 2000                            | 12.5                          |
| 3000                            | 17.5                          |

#### **Typical Reference Designs**

See the <u>Typical Application Circuit</u> for examples of reference schematics. Reference design examples for some common output voltages are shown in <u>Table 5</u>.

**Table 5. Reference Design Examples** 

| Table 6. Reference Design Examples |                         |                          |                          |                          |              |              |           |                 |                  |  |  |
|------------------------------------|-------------------------|--------------------------|--------------------------|--------------------------|--------------|--------------|-----------|-----------------|------------------|--|--|
| V <sub>OUT</sub><br>(V)            | I <sub>OUT</sub><br>(A) | f <sub>SW</sub><br>(kHz) | R <sub>FB1</sub><br>(kΩ) | R <sub>FB2</sub><br>(kΩ) | PGM0<br>(kΩ) | PGM1<br>(kΩ) | L<br>(µH) | C <sub>IN</sub> | C <sub>OUT</sub> |  |  |
| 0.8                                | 4                       | 750                      | 1.82                     | 3.01                     | 2.49         | 2.49         | 0.47      | 10μF+1μF+0.1μF  | 3x47µF           |  |  |
| 0.9                                | 4                       | 1000                     | 2.40                     | 3.01                     | 8.06         | 2.49         | 0.47      | 10μF+1μF+0.1μF  | 3x47µF           |  |  |
| 1.0                                | 4                       | 1000                     | 3.01                     | 3.01                     | 8.06         | 2.49         | 0.47      | 10μF+1μF+0.1μF  | 3x47µF           |  |  |
| 1.2                                | 4                       | 1000                     | 4.22                     | 3.01                     | 8.06         | 2.49         | 0.56      | 10μF+1μF+0.1μF  | 3x47µF           |  |  |
| 1.8                                | 4                       | 1500                     | 7.87                     | 3.01                     | 16.9         | 2.49         | 0.56      | 10μF+1μF+0.1μF  | 2x47µF           |  |  |
| 3.3                                | 4                       | 2000                     | 16.9                     | 3.01                     | 26.1         | 2.15         | 1.0       | 10μF+1μF+0.1μF  | 2x47µF           |  |  |
| 5.0                                | 3                       | 2000                     | 22.6                     | 2.49                     | 26.1         | 100          | 2.2       | 10μF+1μF+0.1μF  | 1x47µF           |  |  |

#### **PCB Layout Guidelines**

- For electrical and thermal reasons, the second layer from the top and bottom of the PCB should be reserved for power ground (PGND) planes.
- The V<sub>DDH</sub>, PGND, and LX traces must be as wide as possible to reduce trace impedance and improve heat dissipation.
- The high-frequency input decoupling capacitor should be placed on the same side of the PCB as the IC, located the
  closest to the IC and no more than 40 mils from the V<sub>DDH</sub> pins. The remaining ceramic input capacitors can be
  placed next to these high-frequency bypass capacitors. These remaining ceramic input capacitors can also be placed
  on the other side of the PCB, but use as many vias as possible to minimize impedance between the capacitors and
  the pins of the IC.
- Use vias near both of the V<sub>DDH</sub> pins, and provide a low impedance connection between them through an internal layer.
- The V<sub>CC</sub> decoupling capacitors should be connected to AGND and placed as close as possible to the V<sub>CC</sub> pin.
- An analog ground copper polygon or island should be used to connect all analog control-signal grounds. This "quiet" analog ground copper polygon or island should be connected to the PGND through a single connection close to the AGND pin. The analog ground can be used as a shield and ground reference for the control signals.
- Do not place vias between the V<sub>CC</sub> capacitors and AGND pin. These vias conduct switching currents between the V<sub>CC</sub> capacitors and PGND. Placing the vias near the AGND pin can add noise to the SNSP divider.
- The boost capacitors should be placed as close as possible to LX\_ and BST\_ pins on the same side of the PCB as the IC.
- The feedback resistor-divider and optional external compensation network should be placed close to the IC to minimize the noise injection.
- The voltage sense line should be shielded by ground plane and kept away from switching node and the inductor.
- Multiple vias are recommended for heat dissipation and for all paths that carry high currents.
- The input capacitors and output inductors should be placed near the IC, and the traces to the components should be kept as short and wide as possible to minimize parasitic inductance and resistance.

# **Typical Application Circuit**



## **Ordering Information**

| PART NUMBER   | TEMP RANGE      | PIN-PACKAGE |
|---------------|-----------------|-------------|
| MAX20804TFD+  | -40°C to +150°C | 14 FC2QFN   |
| MAX20804TFD+T | -40°C to +150°C | 14 FC2QFN   |

<sup>+</sup> Denotes a lead (Pb)-free/RoHS-compliant package.

T = Tape and reel.

## **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION     |   |
|--------------------|------------------|-----------------|---|
| 0                  | 1/25             | Initial release | _ |

