

### **FEATURES**

- Low Noise: 20µV<sub>RMS</sub>
- No Noise Bypass Capacitor Required
- Stable with 1µF Ceramic Input and Output Capacitors
- Maximum Output Current: 200mA
- Input Voltage Range: 2.2V to 5.5V
- Low Quiescent Current
  - $I_{GND} = 20\mu A$  with  $I_{OUT} = 0\mu A$
  - I<sub>GND</sub> = 290µA with I<sub>OUT</sub> = 200mA
- Low Shutdown Current: <1µA</p>
- Low Dropout Voltage: 150mV at I<sub>out</sub> = 200mA
- ▶ Initial Accuracy: ±1%
- Accuracy Over Line, Load, and Temperature: ±2.5%
- ▶ 7 Fixed Output Voltage Options: 1.2V, 1.5V, 1.8V, 2.5V, 2.8V, 3.0V, and 3.3V
- PSRR Performance of 70dB at 10kHz
- Current-Limit and Thermal Overload Protection
- Logic Controlled Enable
- Internal Pull-Down Resistor on EN Input
- 5-Lead, Thin Small Outline Transistor Package
- ▶ 6-Lead, Lead Frame Chip Scale Package

## APPLICATIONS

- ▶ RF, Voltage-Controlled Oscillator (VCO), and Phase Locked Loop (PLL) Power Supplies
- Mobile Phones
- Digital Camera and Audio Devices
- Portable and Battery-Powered Equipment
- Post DC-to-DC Regulation
- Portable Medical Devices

# **TYPICAL APPLICATION CIRCUITS**



Figure 1. TSOT ADPL40502 with Fixed Output Voltage, 1.8V Figure 2. LFCSP ADPL40502 with Fixed Output Voltage, 1.8V

Low Noise, 200mA, CMOS Linear Regulator

## **GENERAL DESCRIPTION**

The ADPL40502 is a low noise, low dropout (LDO) linear regulator that operates from 2.2V to 5.5V and provides up to 200mA of output current. The low 150mV dropout voltage at 200mA load improves efficiency and allows operation over a wide input voltage range.

Using an innovative circuit topology, the ADPL40502 achieves low noise performance without the necessity of a bypass capacitor, making the device ideal for noise sensitive analog and RF applications. The ADPL40502 also achieves low noise performance without compromising the power supply rejection ratio (PSRR) or transient line and load performance. The low 290µA of operating supply current at 200mA load makes the ADPL40502 suitable for battery-operated portable equipment.

The ADPL40502 includes an internal pull-down resistor on the EN input.

The ADPL40502 is specifically designed for stable operation with tiny 1µF, ±30% ceramic input and output capacitors to meet the requirements of high performance, space constrained applications.

The ADPL40502 is capable of 7 fixed output voltage options, ranging from 1.2V to 3.3V.

Short-circuit and thermal overload protection circuits prevent damage in adverse conditions. The ADPL40502 is available in tiny 5-Lead, TSOT and 6-Lead, 2mm x 2mm LFCSP for the smallest footprint solution to meet a variety of portable power application requirements.



# **TABLE OF CONTENTS**

| Features1                                       |
|-------------------------------------------------|
| Applications1                                   |
| General Description                             |
| Typical Application Circuits                    |
| Revsion History                                 |
| Specifications                                  |
| Absolute Maximum Ratings                        |
| Thermal Data5                                   |
| Thermal Resistance6                             |
| ESD Caution6                                    |
| Pin Configurations and Function Descriptions7   |
| Pin Descriptions7                               |
| Typical Performance Characteristics             |
| Theory of Operation                             |
| Applications Information                        |
| Capacitor Selection                             |
| Enable Feature                                  |
| Current-Limit and Thermal Overload Protection13 |
| Printed Circuit Board Layout Considerations14   |
| Outline Dimensions                              |
| Ordering Guide16                                |
| Output Voltage Options                          |

## **REVSION HISTORY**

| REVISION | REVISION | DESCRIPTION     | PAGE   |
|----------|----------|-----------------|--------|
| NUMBER   | DATE     |                 | NUMBER |
| 0        | 12/24    | Initial release | —      |

## **SPECIFICATIONS**

### **Table 1. Electrical Characteristics**

 $(V_{IN} = (V_{OUT} + 0.4 V) \text{ or } 2.2 V$ , whichever is greater,  $V_{EN} = V_{IN}$ ,  $I_{OUT} = 10$ mA,  $C_{IN} = C_{OUT} = 1\mu$ F, and  $T_A = -40^{\circ}$ C to  $+125^{\circ}$ C (Typ values at 25°C), unless otherwise noted. Note that  $V_{IN}$  is the input voltage,  $V_{OUT}$  is the output voltage,  $I_{OUT}$  is the output voltage,  $I_{OUT}$  is the output current,  $C_{IN}$  is the input capacitance, and  $C_{OUT}$  is the output capacitance.)

| PARAMETER                            | SYMBOL                            | CONDITIONS                                                                                                      | MIN   | ΤΥΡ   | МАХ   | UNITS |
|--------------------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|
| Input Voltage Range                  | V <sub>IN</sub>                   |                                                                                                                 | 2.2   |       | 5.5   | V     |
|                                      |                                   | I <sub>OUT</sub> = 0μA                                                                                          |       | 20    | 40    | μA    |
| Operating Supply Current             | I <sub>GND</sub>                  | I <sub>OUT</sub> = 10mA                                                                                         |       | 75    | 105   | μA    |
|                                      |                                   | I <sub>out</sub> = 200mA                                                                                        |       | 290   | 390   | μA    |
| Shutdown Current                     | I <sub>GND-SD</sub>               | EN = GND                                                                                                        |       | 0.2   | 1.0   | μA    |
|                                      |                                   | I <sub>OUT</sub> = 10mA                                                                                         | -1    |       | +1    | %     |
| Output Voltage Accuracy              | V <sub>OUT</sub>                  | 100 $\mu$ A < I <sub>OUT</sub> < 200mA,<br>V <sub>IN</sub> = (V <sub>OUT</sub> + 0.4V) to 5.5V                  | -3    |       | +2    | %     |
| Line Regulation                      | $\Delta V_{OUT} / \Delta V_{IN}$  | $V_{IN} = (V_{OUT} + 0.4V) \text{ to } 5.5V,$<br>$T_{J} = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}$ | -0.05 |       | +0.05 | %/V   |
| Load Regulation <sup>1</sup>         | $\Delta V_{OUT} / \Delta I_{OUT}$ | I <sub>out</sub> = 100μA to 200mA                                                                               |       | 0.006 | 0.012 | %/mA  |
| Dropout Valtage?                     | N/                                | I <sub>OUT</sub> = 10mA                                                                                         |       | 10    | 30    | mV    |
| Dropout Voltage <sup>2</sup>         | V <sub>dropout</sub>              | I <sub>OUT</sub> = 200mA                                                                                        |       | 150   | 230   | mV    |
| Start-up Time <sup></sup>            | t <sub>start-up</sub>             | V <sub>OUT</sub> = 3.3V                                                                                         |       | 180   |       | μs    |
| Current-Limit Threshold <sup>4</sup> | I <sub>LIMIT</sub>                | T <sub>J</sub> = 0°C to +125°C                                                                                  | 220   | 300   | 400   | mA    |
| Undervoltage Lockout                 |                                   |                                                                                                                 |       |       |       |       |
| Input Voltage Rising                 | UVLO <sub>RISE</sub>              |                                                                                                                 |       |       | 1.96  | V     |
| Input Voltage Falling                |                                   |                                                                                                                 | 1.28  |       |       | V     |
| Hysteresis                           | UVLO <sub>HYS</sub>               |                                                                                                                 |       | 120   |       | mV    |
| Thermal Shutdown                     |                                   |                                                                                                                 |       |       |       |       |
| Threshold                            | TS <sub>SD</sub>                  | T <sub>J</sub> rising                                                                                           |       | 150   |       | °C    |
| Hysteresis                           | TS <sub>SD-HYS</sub>              |                                                                                                                 |       | 15    |       | °C    |
| EN Input                             |                                   |                                                                                                                 |       |       |       |       |
| Logic High                           | V <sub>IH</sub>                   | $2.2V \le V_{IN} \le 5.5V$                                                                                      | 1.2   |       |       | V     |
| Logic Low                            | V <sub>IL</sub>                   | $2.2V \le V_{IN} \le 5.5V$                                                                                      |       |       | 0.4   | V     |
| Pull-Down Resistance                 | R <sub>EN</sub>                   | V <sub>IN</sub> = EN voltage (V <sub>EN</sub> ) = 5.5V                                                          |       | 2.6   |       | MΩ    |
| Output Noise                         | •                                 | •                                                                                                               |       |       |       |       |

 $(V_{IN} = (V_{OUT} + 0.4 V) \text{ or } 2.2 V$ , whichever is greater,  $V_{EN} = V_{IN}$ ,  $I_{OUT} = 10$ mA,  $C_{IN} = C_{OUT} = 1\mu$ F, and  $T_A = -40^{\circ}$ C to  $+125^{\circ}$ C (Typ values at 25°C), unless otherwise noted. Note that  $V_{IN}$  is the input voltage,  $V_{OUT}$  is the output voltage,  $I_{OUT}$  is the output current,  $C_{IN}$  is the input capacitance, and  $C_{OUT}$  is the output capacitance.)

| PARAMETER                           | SYMBOL               | CONDITIONS                                          | MIN | ТҮР | MAX | UNITS                |
|-------------------------------------|----------------------|-----------------------------------------------------|-----|-----|-----|----------------------|
| Output Naisa                        | OUT                  | 10Hz to 100kHz, $V_{IN} = 5V$ ,<br>$V_{OUT} = 3.3V$ |     | 20  |     | $\mu V_{\text{RMS}}$ |
| Output Noise                        | OUT <sub>NOISE</sub> | 10Hz to 100kHz, $V_{IN} = 5V$ ,<br>$V_{OUT} = 2.5V$ |     | 20  |     | $\mu V_{\text{RMS}}$ |
| <b>Power Supply Rejection Ratio</b> |                      |                                                     |     |     |     |                      |

| Power Supply Rejection | DCDD | 10kHz, V <sub>IN</sub> = 3.8V to 4.3V,<br>V <sub>OUT</sub> = 3.3V, I <sub>OUT</sub> = 10mA  | 70 | dB |
|------------------------|------|---------------------------------------------------------------------------------------------|----|----|
| Ratio                  | PSRR | 100kHz, V <sub>IN</sub> = 3.8V to 4.3V,<br>V <sub>OUT</sub> = 3.3V, I <sub>OUT</sub> = 10mA | 55 | dB |

<sup>1</sup> Based on an end-point calculation using 0.1mA and 200mA loads. See *Figure 6* for typical load regulation performance for loads less than 1mA

<sup>2</sup> Dropout voltage is defined as the input-to-output voltage differential when the input voltage is set to the nominal output voltage. This voltage applies only for output voltages above 2.2V.

<sup>3</sup> Start-up time is defined as the time between the rising edge of EN and V<sub>OUT</sub> being at 90% of its nominal value.

Current-limit threshold is defined as the current at which the output voltage drops to 90% of the specified
<sup>4</sup> typical value. For example, the current limit for a 3.0V output voltage is defined as the current that causes the output voltage to drop to 90% of 3.0V (i.e., 2.7V).

### Table 2. Input and Output Capacitor, Recommended Specifications

### (INPUT AND OUTPUT CAPACITOR, RECOMMENDED SPECIFICATIONS)

| PARAMETER                                            | SYMBOL           | CONDITIONS                                       | COMMENTS | MIN   | ТҮР | MAX | UNITS |
|------------------------------------------------------|------------------|--------------------------------------------------|----------|-------|-----|-----|-------|
| Minimum Input and<br>Output Capacitance <sup>1</sup> | C <sub>MIN</sub> | $T_{A} = -40^{\circ}C \text{ to } +125^{\circ}C$ |          | 0.7   |     |     | μF    |
| Capacitor ESR                                        | R <sub>ESR</sub> | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$   |          | 0.001 |     | 0.2 | Ω     |

The minimum input and output capacitance must be greater than  $0.7\mu F$  over the full range of operating conditions. The full range of operating conditions in the application must be considered during device

<sup>1</sup> selection to ensure that the minimum capacitance specification is met. X7R and X5R type capacitors are recommended, and Y5V and Z5U capacitors are not recommended for use with any low dropout (LDO) regulator.

## **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25^{\circ}C$ , unless otherwise specified.

#### **Table 3. Absolute Maximum Ratings**

| PARAMETER               | RATING                    |  |
|-------------------------|---------------------------|--|
| V <sub>IN</sub> to GND  | -0.3V to +6.5V            |  |
| V <sub>OUT</sub> to GND | -0.3 V to V <sub>IN</sub> |  |
| EN to GND               | -0.3V to +6.5V            |  |
| Temperature Range       |                           |  |
| Storage                 | -65°C to +150°C           |  |
| Operating Junction      | -40°C to +125°C           |  |
| Operating Ambient       | -40°C to +125°C           |  |
| Soldering Conditions    | JEDEC J-STD-020           |  |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

### **Thermal Data**

Absolute maximum ratings apply individually only, not in combination. The ADPL40502 can be damaged when the junction temperature limits are exceeded. Monitoring ambient temperature does not guarantee that T<sub>J</sub> is within the specified temperature limits. In applications with high power dissipation and poor thermal resistance, the maximum ambient temperature may have to be derated.

In applications with moderate power dissipation and low printed circuit board (PCB) thermal resistance, the maximum ambient temperature can exceed the maximum limit as long as the junction temperature is within specification limits.  $T_J$  of the device is dependent on  $T_A$ , the power dissipation of the device ( $P_D$ ), and the junction to ambient thermal resistance of the package ( $\theta_{JA}$ ).

To calculate the maximum  $T_{\tt J}$  from  $T_{\tt A}$  and  $P_{\tt D}$  use the following equation:

$$T_{J} = T_{A} + (P_{D} \times \theta_{JA})$$

The  $\theta_{JA}$  of the package is based on modeling and calculation using a 4-layer board.  $\theta_{JA}$  is highly dependent on the application and board layout. In applications where high maximum  $P_D$  exists, close attention to thermal board design is required. The value of  $\theta_{JA}$  may vary, depending on PCB material, layout, and environmental conditions. The specified values of  $\theta_{JA}$  are based on a 4-layer, 4 inches × 3 inches circuit board. See JESD51-7 and JESD51-9 for detailed information on the board construction.

 $\Psi_{JB}$  is the junction to board, thermal characterization parameter with units of °C/W.  $\Psi_{JB}$  of the package is based on modeling and calculation using a 4-layer board. The JESD51-12, Guidelines for Reporting and Using Electronic Package Thermal Information, states that thermal characterization parameters are not the same as thermal resistances.  $\Psi_{JB}$  measures the component power flowing through multiple thermal paths rather than a single path as in  $\theta_{JB}$ .

Therefore,  $\Psi_{JB}$  thermal paths include convection from the top of the package as well as radiation from the package, factors that make  $\Psi_{JB}$  more useful in real-world applications. To calculate the maximum  $T_J$  from the board temperature ( $T_B$ ) and  $P_D$ , use the following equation:

$$T_{J} = T_{B} + (P_{D} \times \Psi_{JB})$$

See JESD51-8 and JESD51-12 for more detailed information about  $\Psi_{\text{JB}}.$ 

### **Thermal Resistance**

 $\theta_{JA}$  and  $\Psi_{JB}$  are specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

#### **Table 4. Thermal Resistance**

| Package Type          | θ <sub>JA</sub> | Ψ <sub>JB</sub> | Unit |
|-----------------------|-----------------|-----------------|------|
| 5-Lead TSOT (UJ-5)    | 170             | 43              | °C/W |
| 6-Lead LFCSP (CP-6-3) | 63.6            | 28.3            | °C/W |

### **ESD** Caution

| ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can     |
|--------------------------------------------------------------------------------------------|
| discharge without detection. Although this product features patented or proprietary        |
| protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, |
| proper ESD precautions should be taken to avoid performance degradation or loss of         |
| functionality.                                                                             |

# **PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS**



Figure 3. 5-Lead TSOT Pin Configuration



THE EXPOSED PAD MUST BE CONNECTED TO GROUND.



# Pin Descriptions

**Table 5. Pin Descriptions** 

| PIN               |       | Magazia                                                                                                                        | DESCRIPTION                                                                                                                |  |
|-------------------|-------|--------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--|
| тѕот              | LFCSP | Mnemonic                                                                                                                       | DESCRIPTION                                                                                                                |  |
| 1                 | 6     | V <sub>IN</sub>                                                                                                                | Regulator Input Supply. Bypass $V_{\text{IN}}$ to GND with a 1µF or greater capacitor.                                     |  |
| 2                 | 3     | GND                                                                                                                            | Ground.                                                                                                                    |  |
| 3                 | 4     | EN Enable Input. Drive EN high to turn on the regulator and drive turn off the regulator. For automatic startup, connect EN to |                                                                                                                            |  |
| 4                 | 2     | NC                                                                                                                             | No Connect. Not connected internally.                                                                                      |  |
| 5                 | 1     | V <sub>OUT</sub>                                                                                                               | Regulated Output Voltage. Bypass $V_{\text{OUT}}$ to GND with a $1\mu F$ or greater capacitor.                             |  |
| Not<br>applicable | 5     | NC                                                                                                                             | No Connect. Not connected internally.                                                                                      |  |
| Not<br>applicable |       | EPAD                                                                                                                           | Exposed Pad. The exposed pad must be connected to ground. The exposed pad enhances the thermal performance of the package. |  |

## **TYPICAL PERFORMANCE CHARACTERISTICS**

 $V_{IN} = 5V$ ,  $V_{OUT} = 3.3V$ ,  $I_{OUT} = 1$ mA,  $C_{IN} = C_{OUT} = 1\mu$ F, and  $T_A = 25^{\circ}$ C, unless otherwise noted.



Figure 5. Output Voltage ( $V_{OUT}$ ) vs. Junction Temperature



Figure 7. Output Voltage (Vout) vs. Input Voltage (VIN)



Figure 9. Ground Current ( $I_{GND}$ ) vs. Load Current ( $I_{LOAD}$ )



Figure 6. Output Voltage (Vout) vs. Load Current (ILOAD)



Figure 8. Ground Current (I<sub>GND</sub>) vs. Junction Temperature (T<sub>1</sub>)



Figure 10. Ground Current (IGND) vs. Input Voltage (VIN)



Figure 11. Shutdown Current (I<sub>GND-SD</sub>) vs. Temperature (T<sub>J</sub>) at Various Input Voltages



Figure 13. Output Voltage ( $V_{OUT}$ ) vs. Input Voltage ( $V_{IN}$ ) (in Dropout)



Figure 15. Power Supply Rejection Ratio (PSRR) vs. Frequency, V<sub>out</sub> = 2.8V, V<sub>IN</sub> = 3.3V



Figure 12. Dropout Voltage (VDROPOUT) vs. Load Current (ILOAD)



Figure 14. Power Supply Rejection Ratio (PSRR) vs. Frequency,  $V_{OUT} = 1.2V$ ,  $V_{IN} = 2.2V$ 



Figure 16. Power Supply Rejection Ratio (PSRR) vs. Frequency,  $V_{OUT} = 3.3V$ ,  $V_{IN} = 3.8V$ 

# ADPL40502



Figure 17. Power Supply Rejection Ratio (PSRR) vs. Frequency at Various Output Voltages and Load Currents, Vour − VIN = 0.5V



Figure 19. Power Supply Rejection Ratio (PSRR) vs. Frequency at Various Voltages and Load



Figure 21. Line Transient Response,  $C_{IN} = C_{OUT} = 1\mu F$ ,  $I_{LOAD} = 200 mA$ 



Figure 18. Load Transient Response,  $C_{IN} = C_{OUT} = 1\mu F$ ,  $I_{LOAD} = 1mA$  to 200mA



Figure 20. Load Transient Response,  $C_{IN} = C_{OUT} = 1\mu F$ ,  $I_{LOAD} = 1mA \text{ to } 200mA$ 



Figure 22. Line Transient Response,  $C_{IN} = C_{OUT} = 1\mu F$ ,  $I_{LOAD} = 1mA$ 

## **THEORY OF OPERATION**

The ADPL40502 is a low noise, low quiescent current, LDO linear regulator that operates from 2.2V to 5.5V and can provide up to 200mA of output current. Drawing a low 290µA of operating supply current (typical) at full load makes the ADPL40502 ideal for battery operated, portable equipment. Shutdown current consumption is typically 0.2µA.

Internally, the ADPL40502 consists of a reference, an error amplifier, a feedback voltage divider, and a PMOS pass transistor. Output current is delivered via the PMOS pass device, which is controlled by the error amplifier. The error amplifier compares the reference voltage with the feedback voltage from the output and amplifies the difference. If the feedback voltage is lower than the reference voltage, the gate of the PMOS device pulls lower, allowing more current to pass and increasing the output voltage. If the feedback voltage is higher than the reference voltage, the gate of the PMOS device pulls higher, allowing less current to pass and decreasing the output voltage.

An internal pull-down resistor on the EN input holds the input low when the pin is left open.

The ADPL40502 is available in seven output voltage options, ranging from 1.2V to 3.3V. The ADPL40502 uses the EN pin to enable and disable the  $V_{OUT}$  pin under normal operating conditions. When EN is high,  $V_{OUT}$  turns on, and when EN is low,  $V_{OUT}$  turns off. For automatic startup, tie EN to  $V_{IN}$ .

# **APPLICATIONS INFORMATION**

### Capacitor Selection Output Capacitor

The ADPL40502 is designed for operation with small, space-saving ceramic capacitors but can function with most commonly used capacitors as long as care is taken with regard to the effective series resistance (ESR) value. The ESR of the output capacitor affects the stability of the LDO control loop. A minimum of  $1\mu$ F capacitance with an ESR of  $1\Omega$  or less is recommended to ensure the stability of the ADPL40502. Transient response to changes in load current is also affected by output capacitance. Using a larger value of output capacitance improves the transient response of the ADPL40502 to large changes in load current. *Figure 23* shows the transient responses for an output capacitance value of  $1\mu$ F. Derating of ceramic capacitors with DC voltage, temperature, and AC signal must be considered while selecting the output capacitor. Effective capacitance can be 80% lower than the nominal capacitor value. Derating curves are available from all major ceramic capacitor vendors.



Figure 23. Output Transient Response,  $C_{OUT} = 1\mu F$ 

### **Input Bypass Capacitor**

Connecting a  $1\mu$ F capacitor from V<sub>IN</sub> to GND reduces the circuit sensitivity to the PCB layout, especially when long input traces or high source impedance are encountered. If greater than  $1\mu$ F of output capacitance is required, the input capacitor must be increased to match it. Derating of ceramic capacitors with DC voltage, temperature, and AC signal must be considered while selecting the output capacitor. Effective capacitance can be 80% lower than the nominal capacitor value. Derating curves are available from all major ceramic capacitor vendors.

### **Enable Feature**

The ADPL40502 uses the EN pin to enable and disable the  $V_{OUT}$  pin under normal operating conditions. As shown in *Figure 24*, when a rising voltage on EN crosses the active threshold,  $V_{OUT}$  turns on. When a falling voltage on EN crosses the inactive threshold,  $V_{OUT}$  turns off.



Figure 24. ADPL40502 Typical EN Pin Operation

As shown in *Figure 24*, the EN pin has hysteresis built in to prevent on and off oscillations that can occur due to noise on the EN pin as this pin passes through the threshold points.

The EN pin active and inactive thresholds are derived from the V<sub>IN</sub> voltage. Therefore, these thresholds vary with changing input voltage. *Figure 25* shows typical EN active and inactive thresholds when the input voltage varies from 2.2V to 5.5V.



Figure 25. Typical EN Pin Thresholds vs. Input Voltage

The ADPL40502 uses an internal soft start to limit the inrush current when the output is enabled. The start-up time for the 3.3V option is approximately 180µs from the time the EN active threshold is crossed to when the output reaches 90% of its final value. *Figure 26* shows typical EN active and inactive thresholds when the input voltage varies from 2.2V to 5.5V.



Figure 26. Typical Start-Up Behavior

### **Current-Limit and Thermal Overload Protection**

The ADP40502 is protected against damage due to excessive power dissipation by current and thermal overload protection circuits. The ADPL40502 is designed to current limit when the output load reaches 300mA (typical). When the output load exceeds 300mA, the output voltage is reduced to maintain a constant current limit.

Thermal overload protection is included, which limits the junction temperature to a maximum of 150°C (typical). Under extreme conditions (i.e., high ambient temperature and power dissipation) when the junction temperature starts to rise above 150°C, the output is turned off, reducing the output current to 0. When the junction temperature drops below 135°C, the output is turned on again, and the output current is restored to its nominal value.

Consider the case where a hard short from  $V_{OUT}$  to ground occurs. At first, the ADPL40502 current limits, so that only 300mA is conducted into the short. If self heating of the junction causes its temperature to rise above 150°C, thermal shutdown activates, turning off the output and reducing the output current to 0. As the junction temperature cools and drops below 135°C, the output turns on and conducts 300mA into the short, again causing the junction temperature to rise above 150°C. This thermal oscillation between 135°C and 150°C causes a current oscillation between 300mA and 0mA that continues as long as the short remains at the output.

Current-limit and thermal limit protections protect the device against accidental overload conditions. For reliable operation, device power dissipation must be externally limited so that junction temperatures do not exceed 125°C.

## **PRINTED CIRCUIT BOARD LAYOUT CONSIDERATIONS**

Heat dissipation from the package can be improved by increasing the amount of copper attached to the pins of the ADPL40502.

Place the input capacitor as close as possible to the  $V_{IN}$  and the GND pins. Place the output capacitor as close as possible to the  $V_{OUT}$  and the GND pins. Use of 0402 or 0603 size capacitors and resistors achieves the smallest possible footprint solution on boards where area is limited.



Figure 27. Example TSOT PCB Layout



Figure 28. Example LFCSP PCB Layout

# **OUTLINE DIMENSIONS**



Figure 29. 5-Lead, Thin Small Outline Transistor Package [TSOT] (UJ-5) Dimensions shown in millimeters



Figure 30. 6-Lead, Lead Frame Chip Scale Package [LFCSP] 2mm × 2mm Body and 0.55mm Package Height (CP-6-3) Dimensions shown in millimeters

## **ORDERING GUIDE**

### Table 6. Ordering Guide

| MODEL <sup>1</sup>   | TEMPERATURE<br>RANGE | PACKAGE<br>DESCRIPTION         | PACKING<br>QUANTITY |
|----------------------|----------------------|--------------------------------|---------------------|
| ADPL40502ACPZ-1.2-R7 | -40°C to +125°C      | 6-Lead LFCSP (2mm x 2mm w/ EP) | Reel, 3000          |
| ADPL40502ACPZ-1.8-R7 | -40°C to +125°C      | 6-Lead LFCSP (2mm x 2mm w/ EP) | Reel, 3000          |
| ADPL40502ACPZ-2.5-R7 | -40°C to +125°C      | 6-Lead LFCSP (2mm x 2mm w/ EP) | Reel, 3000          |
| ADPL40502ACPZ-3.0-R7 | -40°C to +125°C      | 6-Lead LFCSP (2mm x 2mm w/ EP) | Reel, 3000          |
| ADPL40502ACPZ-3.3-R7 | -40°C to +125°C      | 6-Lead LFCSP (2mm x 2mm w/ EP) | Reel, 3000          |
| ADPL40502AUJZ-1.2-R7 | -40°C to +125°C      | 5-Lead TSOT                    | Reel, 3000          |
| ADPL40502AUJZ-1.5-R7 | -40°C to +125°C      | 5-Lead TSOT                    | Reel, 3000          |
| ADPL40502AUJZ-1.8-R7 | -40°C to +125°C      | 5-Lead TSOT                    | Reel, 3000          |
| ADPL40502AUJZ-2.5-R7 | -40°C to +125°C      | 5-Lead TSOT                    | Reel, 3000          |
| ADPL40502AUJZ-2.8-R7 | -40°C to +125°C      | 5-Lead TSOT                    | Reel, 3000          |
| ADPL40502AUJZ-3.0-R7 | -40°C to +125°C      | 5-Lead TSOT                    | Reel, 3000          |
| ADPL40502AUJZ-3.3-R7 | -40°C to +125°C      | 5-Lead TSOT                    | Reel, 3000          |

### **Output Voltage Options**

### Table 7. Output Voltage Options

| MODEL <sup>1</sup>                         | OUTPUT VOLTAGE (V) <sup>2</sup> |
|--------------------------------------------|---------------------------------|
| ADPL40502ACPZ-1.2-R7, ADPL40502AUJZ-1.2-R7 | 1.2                             |
| ADPL40502AUJZ-1.5-R7                       | 1.5                             |
| ADPL40502ACPZ-1.8-R7, ADPL40502AUJZ-1.8-R7 | 1.8                             |
| ADPL40502ACPZ-2.5-R7, ADPL40502AUJZ-2.5-R7 | 2.5                             |
| ADPL40502AUJZ-2.8-R7                       | 2.8                             |
| ADPL40502ACPZ-3.0-R7, ADPL40502AUJZ-3.0-R7 | 3.0                             |
| ADPL40502ACPZ-3.3-R7, ADPL40502AUJZ-3.3-R7 | 3.3                             |

<sup>1</sup> Z = RoHS Compliant Part.

<sup>2</sup> For additional voltage options, contact a local Analog Devices, Inc., sales or distribution representative.

ALL INFORMATION CONTAINED HEREIN IS PROVIDED "AS IS" WITHOUT REPRESENTATION OR WARRANTY. NO RESPONSIBILITY IS ASSUMED BY ANALOG DEVICES FOR ITS USE, NOR FOR ANY INFRINGEMENTS OF PATENTS OR OTHER RIGHTS OF THIRD PARTIES THAT MAY RESULT FROM ITS USE. SPECIFICATIONS ARE SUBJECT TO CHANGE WITHOUT NOTICE. NO LICENCE, EITHER EXPRESSED OR IMPLIED, IS GRANTED UNDER ANY ADI PATENT RIGHT, COPYRIGHT, MASK WORK RIGHT, OR ANY OTHER ADI INTELLECTUAL PROPERTY RIGHT RELATING TO ANY COMBINATION, MACHINE, OR PROCESS, IN WHICH ADI PRODUCTS OR SERVICES ARE USED. TRADEMARKS AND REGISTERED TRADEMARKS ARE THE PROPERTY OF THEIR RESPECTIVE OWNERS. ALL ANALOG DEVICES PRODUCTS CONTAINED HEREIN ARE SUBJECT TO RELEASE AND AVAILABILITY.