

# PoE Powered Device and 5V/1.4A No-Opto Flyback DC-DC Converter Using the MAX17690 and MAX5969B

MAXREFDES1175

## Introduction

Power over Ethernet (PoE) is a technology that allows network cables to deliver power to a powered device (PD) through power-sourcing equipment (PSE) or midspan, and has many advantages over traditional methods of delivering power. PoE allows power and data to be combined, removing the need for altering the AC mains infrastructure and can be installed by non-electricians. PoE is an intelligent system designed with protection at the forefront, preventing overload, underpowering, and installation errors, while allowing simple scalability and reliability.

The MAX17690 implements an innovative algorithm to accurately determine the output voltage by sensing the reflected voltage across the primary winding during the flyback time interval. By sampling and regulating this reflected voltage when the secondary current is close to zero, the effects of secondary-side DC losses in the transformer winding, the PCB tracks, and the rectifying diode on output voltage regulation can be minimized. The MAX17690 also compensates for the negative temperature coefficient of the rectifying diode.

Other features include the following:

- IEEE 802.3af/at Compliance
- Thermally Enhanced, 3mm × 3mm, 10-Pin TDFN Package (MAX5969B)
- 30V to 60V Input Voltage Range
- Programmable Switching Frequency from 50kHz to 250kHz
- Programmable Input Enable/UVLO Feature
- Programmable Input Overvoltage Protection
- Adjustable Soft-Start
- 2A/4A Peak Source/Sink Gate Drive Capability
- Hiccup Mode Short-Circuit Protection
- Fast Cycle-by-Cycle Peak Current Limit
- Thermal Shutdown Protection
- Space-Saving, 16-Pin, 3mm × 3mm TQFN Package
- -40°C to +125°C Operating Temperature Range

### **Hardware Specification**

This reference circuit consists of the MAX5969B PD controller and an isolated no-opto flyback DC-DC converter using the MAX17690 to demonstrate a 5V DC output application. A 1GbE RJ45 magnetic jack is also included as well as two diode bridges for separating data and DC power provided by an endspan or midspan PoE system. The low-resistance, on-chip MOSFETs ensure high efficiency at full load and simplifies layout. The power supply delivers up to 1.4A at 5V. Table 1 is an overview of the design specification.

### **Table 1. Design Specification**

| PARAMETER                       | SYMBOL            | MIN      | MAX    |
|---------------------------------|-------------------|----------|--------|
| Power Range                     | P <sub>IN</sub>   | 6.49W    | 12.95W |
| Undervoltage<br>Lockout Voltage | V <sub>UVLO</sub> |          | 29V    |
| Input Voltage                   | V <sub>IN</sub>   | 30V 60V  |        |
| Frequency                       | f <sub>sw</sub>   | 143.3kHz |        |
| Peak Efficiency at Full<br>Load | η <sub>MAX</sub>  | 86%      |        |
| Efficiency at Minimum<br>Load   | η <sub>MIN</sub>  | 65%      |        |
| Output Voltage                  | V <sub>OUT</sub>  | 5V       |        |
| Output Voltage Ripple           | ΔV <sub>O</sub>   | 50mV     |        |
| Maximum Output Current          | I <sub>OUT</sub>  | 1.4A     |        |
| Maximum Output Power            | P <sub>OUT</sub>  | 7W       |        |



Figure 1. MAXREFDES1175 hardware.

### **Designed–Built–Tested**

This document describes the hardware shown in Figure 1. It provides a detailed technical guide to designing a complete interface for a PD to comply with the IEEE 802.3af/at standard in a PoE, class 3 system and an isolated no-opto flyback DC-DC converter using Maxim's MAX17690 controller. The power supply has been built and tested.

### MAX5969B PD Interface

A PoE system delivers power and data to an end device (PD) typically through an RJ45 cable power from an endspan (PSE) (Figure 2) or a midspan (Figure 3). The power is separated from the data through diode bridges to deliver a typical 48V for efficient power transfer, which is low enough to be considered a safe voltage, removes the need to rewire AC mains, and saves cost.

Although this voltage is safe for humans, it still can damage equipment if not properly delivered. This is where MAX5969B classification is required, ensuring the equipment can handle the power delivery. Before the PSE can enable power to a connected IP camera or other PD, it must perform a signature detection.



Figure 2. PoE endspan power injector.



Figure 4. Signature detection.

#### Signature Detection

Signature detection uses a lower voltage to detect a characteristic signature of IEEE-compatible PDs (a 24.9k $\Omega$  resistance). See Figure 4. Once this signature has been detected, the PSE knows that higher voltages can be safely applied. The PSE applies two voltages on V\_IN in the range of 1.4V to 10.1V (1V step minimum) and then records the current measurements at the two applied voltages. The PSE then computes the change in current when each voltage was applied ( $\Delta V/\Delta I$ ) to ensure the presence of the 24.9k $\Omega$  signature resistor.

### Classification

In classification mode, the PSE classifies the PD based on the power consumption required. (The IEEE 802.3af/at standard defines only Class 0 to 4 and Class 5 for any special requirement.)

An external resistor ( $R_{CLS}$ ) of 43.7 $\Omega$  connected from CLS to  $V_{SS}$  sets the classification current. The PSE determines the class of a PD by applying a voltage at the PD input and measuring the current sourced from the PSE. When the PSE applies a voltage between 12.6V and 20V, the MAX5969A/MAX5969B exhibit a current of 26mA to 30mA.



Figure 3. PoE midspan power injector.



Figure 5. Classification.

The PSE uses the classification current information to classify the power requirement of the PD (MAX5969B).

The classification current includes the current drawn by  $R_{CLS}$  and the supply current of the MAX5969A/MAX5969B so the total current drawn by the PD is within the IEEE 802.3af/at standard figures. The classification current is turned off whenever the device is in power mode (Figure 5).

#### **Power Mode**

The final stage after detection and classification of a newly connected PD is to enable power. The 48V supply from the PSE is connected to the PD through the RJ45 cable. Once enabled, the PSE continues to monitor how much current is being delivered to the PD and cuts power to the cable if the power drawn is not within the correct range. This protects the PSE against overload, underpowering and ensuring that the PSE is disconnected from the cable if the PD is unplugged or faulted. See Figure 6.

The MAX5969B enters power mode when V<sub>IN</sub> rises above the undervoltage lockout threshold (V<sub>ON</sub>). Note that V<sub>ON</sub>/V<sub>OFF</sub> = 38.6V/31V for the MAX5969B. When V<sub>IN</sub> rises above V<sub>ON</sub>, the MAX5969B turns on the internal n-channel isolation MOSFET to connect GND to RTN. The open-drain power-good output (PG) remains low for a minimum of t<sub>DELAY</sub> until the power MOSFET fully turns on to keep the downstream DC-DC converter disabled during inrush. The P<sub>GOOD</sub> open-drain output is also connected to three small-signal transistors to prevent the DC converters from powering up before the power from the PD is allowable.

### **Design Considerations for MAX5969B**

Place the input capacitor, classification resistor, and transient voltage suppressor as close as possible to the MAX5969A/MAX5969B. Use large SMT component pads for power dissipating devices such as the MAX5969A/MAX5969B and the external diodes. Use short and wide traces for high-power paths.

The MAX5969B enters undervoltage lockout when the input voltage drops below 31V. When the input drops below this value, the isolation MOSFET switches off, disconnecting the 48V from the buck converters. The MAX5969B exits undervoltage lockout when the input exceeds 38.6V, where the isolation MOSFET switches on again, connecting the MAX17690 Flyback Converter.



Figure 6. Power enabled.

| CLASS | MAXIMUM<br>POWER USED<br>BY PD | R <sub>CLS</sub><br>(Ω) | V <sub>IN</sub> *<br>(V) | CLASS CURRE | NT SEEN AT V <sub>IN</sub><br>IA) | IEEE 802.3af/at PSE<br>CLASSIFICATION CURRENT<br>SPECIFICATION (mA) |     |
|-------|--------------------------------|-------------------------|--------------------------|-------------|-----------------------------------|---------------------------------------------------------------------|-----|
|       | (W)                            |                         |                          | MIN         | MAX                               | MIN                                                                 | MAX |
| 0     | 0.44 to 12.95                  | 619                     | 12.6 to 20               | 0           | 4                                 | 0                                                                   | 5   |
| 1     | 0.44 to 3.94                   | 117                     | 12.6 to 20               | 9           | 12                                | 8                                                                   | 13  |
| 2     | 3.84 to 6.49                   | 66.5                    | 12.6 to 20               | 17          | 20                                | 16                                                                  | 21  |
| 3     | 6.49 to 12.95                  | 43.7                    | 12.6 to 20               | 26          | 30                                | 25                                                                  | 31  |
| 4     | 12.95 to 25.5                  | 30.9                    | 12.6 to 20               | 36          | 44                                | 35                                                                  | 45  |
| 5     | > 25.5                         | 21.3                    | 12.6 to 20               | 52          | 64                                |                                                                     |     |

### Table 2. Setting Classification Current

\*V<sub>IN</sub> is measured across the MAX5969A/MAX5969B input  $V_{DD}$  to  $V_{SS}$ 

## Designing the No-Opto Flyback Converter Using MAX17690

The converter design process can be divided into three parts: the power stage design, the setup of the MAX17690 no-opto flyback controller, and closing the control loop. This document is intended to complement the information contained in the MAX17690 data sheet.

The following design parameters are used throughout this document:

| SYMBOL             | FUNCTION                           |
|--------------------|------------------------------------|
| V <sub>IN</sub>    | Input voltage                      |
| V <sub>UVLO</sub>  | Undervoltage turn-on threshold     |
| V <sub>OVI</sub>   | Overvoltage turn-off threshold     |
| t <sub>ss</sub>    | Soft-start time                    |
| V <sub>OUT</sub>   | Output voltage                     |
| Δ٧ο                | Steady-state output ripple voltage |
| Ι <sub>ουτ</sub>   | Output current                     |
| P <sub>OUT</sub>   | Nominal output power               |
| η <sub>(MAX)</sub> | Target efficiency at maximum load  |
| η <sub>(MIN)</sub> | Target efficiency at minimum load  |
| P <sub>IN</sub>    | Input power                        |
| f <sub>sw</sub>    | Switching frequency                |
| D                  | Duty cycle                         |
| n <sub>SP</sub>    | Secondary-primary turns ratio      |

Throughout the design procedure reference is made to the schematic. See the *Design Resources* section.

#### Part I: Designing the Power Components

# Step 1: Calculate the Minimum Turns Ratio for the Flyback Transformer

The secondary-primary turns ratio,  $n_{SP}$ , and the duty cycle, D, for the flyback converter are related by the flyback DC gain function as follows:

$$n_{SP} = \frac{V_{OUT}}{V_{IN}} \times \left(\frac{1-D}{D}\right)$$

The converter's absolute minimum input voltage is the undervoltage lockout threshold (V<sub>IN</sub> falling) which is programmed with a resistor divider for the MAX17690. At this voltage, and at maximum output power, D should be less than or equal to 66% (maximum duty cycle at which the MAX17690 can operate) to ensure reliable operation of the converter. For the current design the undervoltage lockout threshold (V<sub>IN</sub> falling) occurs at 29V, so with D set at 66% the absolute minimum turns ratio, n<sub>SP(MIN)</sub>, for the flyback transformer is calculated:

$$n_{SP(MIN)} = 0.1$$

This transformer turns ratio assumes that there are no DC voltage drops in the primary and/or secondary circuits. In practice a larger transformer turns ratio must be chosen to account for these DC voltage drops. For the current design a transformer turns ratio  $n_{SP} = 0.25$  was chosen.

# Step 2: Estimate the Maximum and Minimum Duty Cycle Under Normal Operating Conditions

Normal input voltage operating conditions are defined as  $V_{IN(MIN)}$  and  $V_{IN(MAX)}$  on page 1. By using the flyback DC gain function again, the duty cycle is estimated as:



 $n_{SP}$  and  $V_{OUT}$  are fixed so clearly  $D_{MAX}$  occurs when  $V_{IN}$  is a minimum, i.e., at  $V_{IN(MIN)}$ . For the current design  $V_{IN(MIN)}$  = 30V, so:

$$D_{MAX} = 0.40$$

The MAX17690 derives the current,  $\Delta I_{LP}$ , in the primary magnetizing inductance by measuring the voltage,  $\Delta V_{RCS}$ , across the current-sense resistor (R<sub>CS</sub>) during the on-time of the primary-side MOSFET, So:

$$\Delta I_{LP} = \frac{\Delta V_{RCS}}{R_{CS}}$$

 $\Delta I_{LP}$  is a maximum at  $D_{MAX}$  and  $V_{IN(MIN)}$  and a minimum at  $D_{MIN}$  and  $V_{IN(MAX)},$  so:

$$\frac{V_{IN(MIN)}}{L_{P}} = \frac{\Delta V_{RCS(MIN)} \times f_{SW}}{R_{CS} \times D_{MAX}}$$

and

$$\frac{V_{\text{IN(MAX)}}}{L_{\text{P}}} = \left(\frac{\eta_{\text{MAX}}}{\eta_{\text{MIN}}} \times \frac{\Delta V_{\text{RCS}}(\text{MIN})}{R_{\text{CS}}}\right) \times \frac{f_{\text{SW}}}{D_{\text{MIN}}}$$

Solving these two equations:

$$\mathsf{D}_{\mathsf{MIN}} = \mathsf{D}_{\mathsf{MAX}} \times \frac{\eta_{\mathsf{MAX}}}{\eta_{\mathsf{MIN}}} \times \frac{\mathsf{V}_{\mathsf{IN}(\mathsf{MIN})}}{\mathsf{V}_{\mathsf{IN}(\mathsf{MAX})}} \times \frac{\Delta \mathsf{V}_{\mathsf{RCS}(\mathsf{MIN})}}{\Delta \mathsf{V}_{\mathsf{RCS}(\mathsf{MAX})}}$$

where  $\Delta V_{RCS(MIN)}$  and  $\Delta V_{RCS(MAX)}$  correspond to the minimum current-limit threshold (20mV) and the maximum current-limit threshold (100mV) of the MAX17690, respectively. So, for  $V_{IN(MIN)}$  = 30V,  $V_{IN(MAX)}$  = 60V, and  $D_{MAX}$  = 0.40, we have:

$$\mathsf{D}_{\mathsf{MIN}} \approx 0.057$$

# Step 3: Calculate the Maximum Allowable Switching Frequency

The isolated no-opto flyback topology requires the primary-side MOSFET to constantly maintain switching, otherwise there is no way to sense the reflected secondary-side voltage at the drain of the primary-side MOSFET. The MAX17690 achieves this by having a critical minimum on-time,  $t_{ON(CRIT)}$ , for which it drives the MOSFET. At a given switching frequency,  $t_{ON(MIN)}$  corresponds to D<sub>MIN</sub>. From the MAX17690 data sheet, the critical minimum on-time  $t_{ON(CRIT)}$  for the NDRV pin is 235ns. We can therefore calculate the maximum allowable switching frequency to ensure that  $t_{ON(CRIT)} > t_{ON(CRIT)}$  as follows:

$$f_{SW(MAX)} = \frac{D_{MIN}}{t_{ON(CRIT)}} \approx 242.8 \text{kHz}$$

Because  $D_{MIN}$  is fixed by  $\Delta V_{RCS(MIN)}, \Delta V_{RCS(MAX)}, D_{MAX}, V_{IN(MIN)}$ , and  $V_{IN(MAX)}$ , then  $t_{ON(MIN)}$  can be chosen arbitrarily larger than  $t_{ON(CRIT)}$  so that  $f_{SW}$  is less than  $f_{SW(MAX)}$ . With  $t_{ON(MIN)}$  = 398ns, the switching frequency is:

$$f_{SW} = \frac{D_{MIN}}{t_{ON(MIN)}} \approx 143.3 \text{kHz}$$

Note that the MAX17690 should always be operated in the switching frequency range from 50kHz to 250kHz and  $t_{\rm ON(MIN)}$  must be chosen accordingly to ensure that this constraint is met.

## Step 4: Calculate Primary Magnetizing Inductance

Maximum input power is given by:

$$P_{IN(MAX)} = \frac{P_{OUT(MAX)}}{\eta_{MAX}} = \frac{V_{OUT} \times I_{OUT}}{\eta_{MAX}}$$

For the DCM flyback converter, all the energy stored in the primary magnetizing inductance,  $L_P$ , during the primary-side MOSFET on-time is transferred to the output during the primary-side MOSFET off-time, i.e., the full power transfer occurs during one switching cycle, and since E = P × t:

$$\mathsf{E}_{\mathsf{IN}(\mathsf{MAX})} = \mathsf{P}_{\mathsf{IN}(\mathsf{MAX})} \times \tau_{\mathsf{SW}} = \frac{\mathsf{V}_{\mathsf{OUT}} \times \mathsf{I}_{\mathsf{OUT}}}{\eta_{\mathsf{MAX}} \times \mathsf{f}_{\mathsf{SW}}}$$

The maximum input energy must be stored in  $L_P$  during the on-time of the primary-side MOSFET, so:

$$\mathsf{E}_{\mathsf{IN}(\mathsf{MAX})} = \frac{1}{2} \times \mathsf{L}_{\mathsf{P}} \times \Delta \mathsf{I}_{\mathsf{LP}(\mathsf{MAX})}^2$$

The peak current in  $L_{P}, \, \Delta I_{LP(MAX),}$  occurs at  $V_{IN(MIN)}$  and  $t_{ON(MAX),}$  so:

$$\Delta I_{LP(MAX)}^{2} = \frac{V_{IN(MIN}) \times t_{ON(MAX)}^{2}}{L_{P}^{2}}$$

and substituting:

$$\mathsf{E}_{\mathsf{IN}(\mathsf{MAX})} = \frac{\mathsf{V}_{\mathsf{IN}(\mathsf{MIN})}^2 \times t_{\mathsf{ON}(\mathsf{MAX})}^2}{2 \times \mathsf{L}_{\mathsf{P}}}$$

combining with the original P × t equation gives:

$$\frac{V_{IN(MIN)}^{2} \times t_{ON(MAX)}^{2}}{L_{P}^{2}} = \frac{V_{OUT} \times I_{OUT}}{\eta_{MAX} \times f_{SW}}$$

Finally, rearranging gives an expression for the primary magnetizing inductance,  $L_P$ :

$$L_{P} = \frac{\eta_{MAX} \times V_{IN(MIN)}^{2} \times D_{MAX}^{2}}{2 \times V_{OUT} \times I_{OUT} \times f_{SW}}$$

Estimating the converter efficiency at 90% and with  $V_{IN(MIN)}$  = 30V,  $D_{MAX}$  = 0.40,  $V_{OUT}$  = 5V, and  $f_{SW}$  = 143.3kHz, then:

This inductance represents the maximum primary inductance, since it sets the current-limit threshold. Choosing a larger inductance sets the current-limit threshold at a lower value and could cause the converter to go into current limit at a value lower that  $I_{OUT}$ , which would be undesirable. Assuming a ±10% tolerance for the primary magnetizing inductance gives:

#### Step 5: Recalculate DMAX, DMIN, and tON(MIN) Based on Selected Value for LP

Rearranging the  $L_{\text{P}}$  equation in Step 4 gives an expression for  $D_{\text{MAX}}$  as follows:

$$D_{MAX} = \sqrt{\frac{2 \times L_P \times V_{OUT} \times I_{OUT} \times f_{SW}}{\eta_{MAX} \times V_{IN(MIN)}^2}} = 0.323$$

Referring to Step 2:

$$D_{MIN} = D_{MAX} \times \frac{\eta_{MAX}}{\eta_{MIN}} \times \frac{V_{IN(MIN)}}{V_{IN(MAX)}} \times \frac{\Delta V_{RCS(MIN)}}{\Delta V_{RCS(MAX)}} = 0.048$$

and:

$$t_{ON(MIN)} = \frac{D_{MIN}}{f_{SW}} = 338$$
ns

# Step 6: Calculate the Peak and RMS Currents in the Primary Winding of the Flyback Transformer

The peak primary winding current occurs at  $V_{\text{IN}(\text{MIN})}$  and  $D_{\text{MAX}}$  according to the following equation:

$$\Delta I_{LP(MAX)} = \frac{V_{IN(MIN)} \times D_{MAX}}{L_P \times f_{SW}} \approx 1.61A$$

The RMS primary winding current can be calculated from  $\Delta I_{LP(MAX)}$  and  $D_{MAX}$  as follows:

$$I_{LP(RMS)} = \Delta I_{LP(MAX)} \times \sqrt{\frac{D_{MAX}}{3}} \approx 0.53A$$

# Step 7: Calculate the Peak and RMS Currents in the Secondary Winding of the Flyback Transformer

The peak current in the secondary-side winding of the flyback transformer can be established by considering that the entire energy transferred from the primary-side winding to the secondary-side winding is delivered to the load during one switching period. Again, because  $E = P \times t$ :

$$\mathsf{E}_{OUT} = \frac{1}{2} \times \mathsf{L}_{S} \times \Delta \mathsf{I}_{\mathsf{LS}(\mathsf{MAX})}^{2} = \mathsf{P}_{OUT} \times \tau_{\mathsf{SW}}$$

substituting:

$$P_{OUT} \times \tau_{SW} = \frac{V_{OUT} \times I_{OUT}}{f_{SW}}$$

and rearranging:

$$\Delta I_{LS(MAX)} = \sqrt{\frac{2 \times V_{OUT} \times I_{OUT}}{f_{SW} \times L_P \times n_{SP}^2}} = 6.10A$$

Current flows in the secondary-side winding of the flyback transformer during the time the secondary-side rectifying device is conducting. This conduction time,  $t_{ON(SEC)}$ , is calculated using the inductor volt-second equation:

$$V=L\times \frac{dI}{dt}$$

where V = V<sub>OUT</sub>, L = L<sub>S</sub>, dI =  $\Delta I_{LS(MAX)}$ , and dt = t<sub>ON(SEC)</sub>, so:

$$t_{ON(SEC)} = L_{S} \times \frac{\Delta I_{LS(MAX)}}{V_{OUT}} = L_{P} \times n_{SP}^{2} \times \frac{\Delta I_{LS(MAX)}}{V_{OUT}}$$

The maximum duty cycle of the secondary-side rectifying device,  $D_{\text{S(MAX)}}$ , can now be calculated:

$$D_{S(MAX)} = \frac{t_{ON(SEC)}}{\tau_{SW}} = t_{ON(SEC)} \times f_{SW} = 0.43$$

Finally, the RMS secondary winding current can be calculated from  $\Delta I_{LS(MAX)}$  and  $D_{S(MAX)}$  as follows:

$$I_{LS(RMS)} = \Delta I_{LS(MAX)} \times \sqrt{\frac{1 - D_{S(MAX)}}{3}} = 2.65A$$

# Step 8: Summarize the Flyback Transformer Specification

All the critical parameters for the flyback transformer have been calculated and are summarized below. Using these parameters, a suitable transformer can be designed.

| PARAMETER                                     | SYMBOL               | VALUE     |
|-----------------------------------------------|----------------------|-----------|
| Primary Magnetizing Inductance                | L <sub>P</sub>       | 42µH ±10% |
| Primary Peak Current                          | $\Delta I_{LP(MAX)}$ | 1.61A     |
| Primary RMS Current                           | I <sub>LP(RMS)</sub> | 0.53A     |
| Turns Ratio (N <sub>S</sub> /N <sub>P</sub> ) | n <sub>sp</sub>      | 0.25      |
| Secondary Peak Current                        | $\Delta I_{LS(MAX)}$ | 6.1A      |
| Secondary RMS Current                         | I <sub>LS(RMS)</sub> | 2.65A     |

#### Step 9: Calculate Design Parameters for Secondary-Side Rectifying Device

Depending on the output voltage and current, a choice can be made for the secondary-side rectifying device. Generally, for output voltages above 12V at low currents (less than 1A) Schottky diodes are used, and for voltages less than 12V synchronous rectification (MOSFET) is used. The current design is a 5V/1.4A output converter, but since this is a non-synchronous design, a procedure for selecting a suitable Schottky diode is outlined.

Figure 7 shows a simplified schematic with the Schottky diode DFR.



Figure 7. Simplified no-opto flyback schematic with Schottky diode.

The important parameters to consider for the Schottky diode are peak instantaneous current, RMS current, voltage stress, and power losses. Because DFR and  $L_S$  are in series, they experience the same peak and RMS currents, so:

$$I_{\text{DFR}(\text{RMS})} = I_{\text{LS}(\text{RMS})} = 2.65\text{A}$$

and:

$$I_{\text{DFR}(\text{MAX})} = \Delta I_{\text{LS}(\text{MAX})} = 6.1 \text{A}$$

When DFR is reversed-biased,  $V_{\rm IN}$  reflected to the secondary-side of the flyback transformer plus  $V_{\rm OUT}$  is applied across the cathode-anode of DFR, so:

$$V_{\text{DFR}(\text{REV})} = n_{\text{SP}} \times V_{\text{IN}(\text{MAX})} + V_{\text{OUT}}$$
$$= 0.25 \times 60\text{V} + 5\text{V}$$
$$\approx 20\text{V}$$

DFR has both forward conduction losses and reverse bias losses. Allowing for reasonable design margin, the Diodes Incorporated SBRT10U50SP5 was chosen for this design with the following specifications:

| PARAMETER                       | VALUE  |
|---------------------------------|--------|
| Forward Voltage Drop            | 0.31V  |
| Reverse Breakdown Voltage       | 50V    |
| Maximum Average Forward Current | 10A    |
| Maximum Reverse Leakage Current | 1500µA |

The power losses in the DFR can be approximated as follows:

$$P_{TOT} = P_{FRWD} + P_{REV} \approx 829 \text{mW}$$

where:

 $\mathsf{P}_{\mathsf{FRWD}}$  is the loss due to  $\mathsf{I}_{\mathsf{DFR}(\mathsf{RMS})}$  flowing through the forward-biased junction of DFR:

 $P_{REV}$  is the loss due to the reverse-leakage current flowing through the reversed biased junction of DFR:

 $P_{REV} = V_{DFR(REV)} \times I_{DFR(REV)} \approx 6 mW$ 

#### Step 10: Calculate Design Parameters for Primary-Side MOSFET

The important parameters to consider for the primary-side MOSFET ( $Q_P$ ) are peak instantaneous current, RMS current, voltage stress, and power losses. Because  $Q_P$  and  $L_P$  are in series they experience the same peak and RMS currents, so from Step 6:

$$I_{QP(MAX)} = \Delta I_{LP(MAX)} \approx 1.61A$$

Fairchild is a trademark of Fairchild Semiconductor Corporation.

and:

#### $I_{QP(RMS)} = I_{LP(RMS)} \approx 0.53A$

When  $Q_{\rm P}$  turns off,  $V_{\rm OUT}$  reflected to the primary side of the flyback transformer plus  $V_{\rm IN(MAX)}$  is applied across the drain-source of  $Q_{\rm P}$ . In addition, until  $Q_{\rm S}$  starts to conduct, there is no path for the leakage inductance energy to flow through. This causes the drain-source voltage of  $Q_{\rm P}$  to rise even further. The factor of 1.5 in the equation below represents this additional voltage rise; however, this factor can be higher or lower depending on the transformer and PCB leakage inductances:

$$V_{QP(MAX)} \approx 1.5 \times \left(\frac{V_{OUT} + V_{DFR}}{n_{SP}}\right) + V_{IN(MAX)} \approx 93V$$

Allowing for reasonable design margin, the Fairchild<sup>®</sup> FDMS86252 was chosen for this design with the following specifications:

| PARAMETER                                 | VALUE  |
|-------------------------------------------|--------|
| Maximum Drain-Source Voltage              | 150V   |
| Continuous Drain Current                  | 16A    |
| Drain-Source Resistance                   | 98mΩ   |
| Minimum $V_{GS}$ Threshold $V_{GSTH}$     | 2.0V   |
| Typical $V_{GS}$ Plateau $V_{GSPL}$       | 4.0V   |
| Maximum Q <sub>G(T)</sub>                 | 15.0nC |
| Typical Q <sub>GD</sub>                   | 2.4nC  |
| Total Output Capacitance C <sub>OSS</sub> | 115pF  |

The power losses in the  $\mathsf{Q}_\mathsf{P}$  can be approximated as follows:

$$P_{TOT} = P_{CON} + P_{CDS} + P_{SW} \approx 98 mW$$

where:

 $\mathsf{P}_{\mathsf{CON}}$  is the loss due to  $\mathsf{I}_{\mathsf{QP}(\mathsf{RMS})}$  flowing through the drain-source on resistance of  $\mathsf{Q}_\mathsf{P}$ :

$$P_{CON} = I_{QP(RMS)}^2 \times R_{DS(ON)} \approx 27 \text{mW}$$

 $\mathsf{P}_{\text{CDS}}$  is the loss due to the energy in the drain-source output capacitance being dissipated in  $\mathsf{Q}_{\mathsf{P}}$  at turn-on:

$$P_{CDS} = \frac{1}{2} \times f_{SW} \times C_{OSS} \times V_{QP(MAX)}^2 \approx 71 \text{mW}$$

 $\mathsf{P}_{\mathsf{SW}}$  is the turn-on voltage-current transition loss that occurs as the drain-source voltage decreases and the drain current increases during the turn-on transition:

$$P_{SW} = \frac{1}{2} \times f_{SW} \times I_{QP(t-ON)} \times \left\{ \frac{V_{GS(PL)} - V_{GS(TH)}}{V_{GS(PL)}} \times \left( \frac{Q_{G(T)} + Q_{GD}}{I_{DRV}} \right) \right\} \approx 0 mW$$

where  $I_{DRV}$  is the maximum drive current capability of the MAX17690's NDRV pin and  $I_{QP(t-ON)}$  is the instantaneous current in  $Q_P$  at turn-on. Because the flyback converter is operating in DCM,  $I_{QP(t-ON)}$  is zero and so is  $P_{SW}$ .

#### Step 11: Select the RCD Snubber Components

Referring to Figure 8, when  $Q_P$  turns off,  $I_{LP}$  charges the output capacitance,  $C_{OSS}$ , of QP. When the voltage across  $C_{OSS}$  exceeds the input voltage plus the reflected secondary to primary voltage, the secondary-side diode (or synchronous MOSFET) turns on. Because the diode (or synchronous MOSFET) is now on, the energy stored in the primary magnetizing inductance is transferred to the secondary; however, the energy stored in the leakage inductance continues to charge  $C_{OSS}$  since there is nowhere else for it to go. Because the voltage across  $C_{OSS}$  is the same as the voltage across  $Q_P$ , if the energy stored in the leakage inductance charges  $C_{OSS}$  to a voltage level greater than the maximum allowable drainsource voltage of  $Q_P$ , the MOSFET  $Q_P$  can fail.

One way to keep this situation from arising is to add a suitable RCD snubber across the transformer's primary winding. In Figure 8, the RCD snubber is labeled  $\rm R_{SN}, C_{SN},$  and  $\rm D_{SN}.$ 

In this situation, when Q<sub>P</sub> turns off, the voltage at Node A is:

$$V_{NODEA} = V_{CSN} + V_{IN}$$

When the secondary-side diode (or synchronous MOSFET) turns on, the voltage at Node B is:

$$V_{NODEB} = V_{IN} + \frac{V_{OUT} + V_{DFR}}{n_{SP}}$$

So, the voltage across the leakage inductance is:

$$V_{L_{LK}} = V_{CSN} + V_{IN} - \left(V_{IN} + \frac{V_{OUT} + V_{DFR}}{n_{SP}}\right)$$
$$= V_{CSN} - \left(\frac{V_{OUT} + V_{DFR}}{n_{SP}}\right) = L_{LK} \times \frac{\Delta I_{SN}}{\Delta t_{SN}}$$

So:

$$\Delta t_{SN} = \frac{L_{LK} \times \Delta I_{SN}}{V_{CSN} - \left(\frac{V_{OUT} + V_{DFR}}{n_{SP}}\right)}$$

The average power dissipated in the snubber network is:

$$P_{SN} = V_{CSN} \times \frac{\Delta I_{SN} \times \Delta t_{SN}}{2 \times \tau_{SW}}$$

Substituting  $\Delta t_{SN}$  into this expression gives:

$$P_{SN} = \frac{1}{2} \times L_{LK} \times \Delta I_{SN}^{2} \times \frac{V_{CSN}}{V_{CSN} - \left(\frac{V_{OUT} + V_{DFR}}{n_{SP}}\right)} \times f_{SW}$$

The leakage inductance energy is dissipated in  $\ensuremath{\mathsf{R}_{\text{SN}}}\xspace$  , so from:

$$P_{SN} = \frac{V_{CSN}^2}{R_{SN}}$$

We can calculate the required  $\mathsf{R}_{\mathsf{SN}}$  as follows:

$$R_{SN} = \frac{V_{CSN}^2}{\frac{1}{2} \times L_{LK} \times \Delta I_{SN}^2 \times \frac{V_{CSN}}{V_{CSN} - \left(\frac{V_{OUT} + V_{DFR}}{n_{SP}}\right)} \times f_{SW}}$$

Over one switching cycle we must have:

$$I_{SN} = \frac{V_{CSN}}{R_{SN}} = C_{SN} \times \frac{\Delta V_{SN}}{\tau_{SW}}$$

So, we can calculate the required  $C_{SN}$  as follows:

$$C_{SN} = \frac{V_{CSN}}{\Delta V_{CSN} \times R_{SN} \times f_{SW}}$$



Figure 8. RCD snubber circuit.

Generally,  $\Delta V_{CSN}$  should be kept to approximately 10% to 30% of  $V_{CSN}$ . Figure 9 illustrates  $V_{CSN}$ ,  $\Delta I_{SN}$ , and  $\Delta t_{SN}$ . The voltage across the snubber capacitor,  $V_{CSN}$ , should be selected so that:

### $V_{CSN} < V_{DS(MAX)(QP)} - V_{IN(MAX)}$

Choosing too large a value for  $V_{CSN}$  causes the voltage on the drain of  $Q_P$  to get too close its maximum allowable drain-source voltage, while choosing too small a value results in higher power losses in the snubber resistor. A reasonable value should result in a maximum drainsource voltage for  $Q_P$  that is approximately 75% of its maximum allowable value. The worst-case condition for the snubber circuit occurs at maximum output power when:

$$\Delta I_{SN} = \Delta I_{LP(MAX)}$$

Assuming the leakage inductance is 1.5% of the primary inductance, then choosing V<sub>CSN</sub> = 54V and  $\Delta$ V<sub>CSN</sub> = 5.4V, we get the following approximate values:

Finally, we consider the snubber diode,  $D_{SN}$ . This diode should have at least the same voltage rating as the MOSFET,  $Q_P$ . Although the average forward current is very low, it must have a peak repetitive current rating greater than  $\Delta I_{LP(MAX)}$ .

# Step 12: Calculate the Required Current-Sense Resistor

From Step 4 we have the maximum input power given by:

$$P_{IN(MAX)} = \frac{P_{OUT(MAX)}}{\eta_{MAX}} = \frac{V_{OUT} \times I_{OUT}}{\eta_{MAX}}$$

For the DCM flyback converter all the energy stored in the primary magnetizing inductance,  $L_P$ , during the MOSFET on-time is transferred to the output during the MOSFET off-time, i.e., the full power transfer occurs during one switching cycle. Therefore, since E = P × t, we have:

$$\mathsf{E}_{\mathsf{IN}(\mathsf{MAX})} = \mathsf{P}_{\mathsf{IN}(\mathsf{MAX})} \times \tau_{\mathsf{SW}} = \frac{\mathsf{V}_{\mathsf{OUT}} \times \mathsf{I}_{\mathsf{OUT}}}{\eta_{\mathsf{MAX}} \times \mathsf{f}_{\mathsf{SW}}}$$

The maximum input energy must be stored in  $L_P$  during the on-time of the primary-side MOSFET, so:

$$\mathsf{E}_{\mathsf{IN}(\mathsf{MAX})} = \frac{1}{2} \times \mathsf{L}_{\mathsf{P}} \times \Delta \mathsf{I}_{\mathsf{LP}(\mathsf{MAX})}^2$$



Figure 9. RCD snubber circuit waveforms.

Substituting the equations above:

$$\frac{1}{2} \times L_{P} \times \Delta I_{LP(MAX)}^{2} = \frac{V_{OUT} \times I_{OUT}}{\eta_{MAX} \times f_{SW}}$$

and:

$$\Delta I_{LP} = \sqrt{\frac{2 \times V_{OUT} \times I_{OUT}}{\eta_{MAX} \times L_{P} \times f_{SW}}}$$

From Step 2 we have:

$$\Delta I_{LP} = \frac{\Delta V_{RCS}}{R_{CS}}$$

SO:

$$R_{CS} = \Delta V_{RCS} \times \sqrt{\frac{\eta_{MAX} \times L_P \times f_{SW}}{2 \times V_{OUT} \times I_{OUT}}} = 62 m\Omega$$

A standard 60m $\Omega$  resistor was chosen for R<sub>CS</sub>.

#### Step 13: Calculate and Select the Input Capacitors

Figure 10 shows a simplified schematic of the primary side of the flyback converter and the associated current waveforms. In steady-state operation, the converter draws a pulsed high-frequency current from the input capacitor, CIN. This current leads to a high-frequency ripple voltage across the capacitor according to the following expression:

$$I_{CIN} = C_{IN} \times \frac{\Delta V_{CIN}}{\Delta t}$$

It is the ripple voltage arising from the amp-second product through the input capacitor.



Figure 10. Primary-side circuit and currents.

During the  $Q_P$  on-time interval from  $t_0$  to  $t_1$ , the capacitor is supplying current to the primary inductance L<sub>P</sub> of the flyback transformer and its voltage is decreasing. During the  $Q_P$  off-time time interval from  $t_1$  to  $t_2$ , no current is flowing in L<sub>P</sub>, and current is being supplied to the capacitor from the input voltage source. According to the charge balance law, the decrease in capacitor voltage during time  $t_0$  to  $t_1$ must equal the increase in capacitor voltage during time  $t_1$  to  $t_2$ . So:

$$\text{CIN}[t_1-t_2] = \text{C}_{\text{IN}} \times \frac{\Delta \text{V}_{\text{CIN}}}{(t_2-t_1)} = \frac{\text{V}_{\text{OUT}} \times \text{I}_{\text{OUT}}}{\eta_{\text{MAX}} \times \text{V}_{\text{IN}(\text{MIN})}}$$

And finally, since:

I

$$\frac{1}{\left(t_2 - t_1\right)} = \frac{f_{SW}}{\left(1 - D_{MAX}\right)}$$

we have:

$$C_{IN} = \frac{V_{OUT} \times I_{OUT}}{\eta_{MAX} \times V_{IN(MIN)}} \times \frac{1}{\Delta V_{CIN}} \times \frac{(1 - D_{MAX})}{f_{SW}}$$

For maximum high-frequency ripple voltage requirement  $\Delta V_{CIN}$ , we can now calculate the required minimum C<sub>IN</sub>.

There is high-frequency AC current flowing in  $C_{IN}$ , as shown in the center waveform of Figure 10. The selected capacitor must be specified to tolerate the maximum RMS current,  $I_{CIN(RMS)}$ . From the simplified schematic:

$$I_{LP} = I_{IN} + I_{CIN}$$

Therefore:

$$I_{CIN(RMS)} = \sqrt{I_{LP(RMS)}^2 - I_{IN(RMS)}^2}$$

where:

$$I_{\text{IN}(\text{RMS})} = \frac{V_{\text{OUT}} \times I_{\text{OUT}}}{\eta_{\text{MAX}} \times V_{\text{IN}(\text{MIN})}}$$

and from Step 6:

$$I_{LP(RMS)} = \Delta I_{LP(MAX)} \times \sqrt{\frac{D_{MAX}}{3}}$$

S  $I_{C}$ 

o:  

$$\sum_{\text{CIN(RMS)}} = \sqrt{\frac{D_{\text{MAX}}}{3} \times \Delta I_{\text{LP(MAX)}}^2 - \frac{V_{\text{OUT}}^2 \times I_{\text{OUT}}^2}{\eta_{\text{MAX}}^2 \times V_{\text{IN(MIN)}}^2}} \approx 0.46 \text{A}_{\text{RMS}}$$

An additional high-frequency ripple voltage is present due to this RMS current flowing through the ESR of the capacitor. Ceramic capacitors are generally used for limiting high-frequency ripple due to their high AC current capability and low ESR.

In addition to using a ceramic capacitor for high-frequency input ripple-voltage control as previously described, an electrolytic capacitor is sometimes inserted at the input of a flyback converter to limit the input voltage deviation when there is a rapid output load change. A 100% load change gives rise to an input current transient of:

$$\Delta I_{\text{IN(MAX)}} = \frac{V_{\text{OUT}} \times I_{\text{OUT}}}{\eta_{\text{MAX}} \times V_{\text{IN(MIN)}}}$$

During this transient, there is a voltage drop across any series stray inductance,  $L_{IN(STRAY)}$ , that exists between the input voltage source and the input capacitor of the power supply. So from:

$$\frac{1}{2} \times C_{IN} \times \Delta V_{CIN}^2 = \frac{1}{2} \times L_{IN(STRAY)} \times \Delta I_{IN}^2$$

we have:

$$C_{IN} = L_{IN(STRAY)} \times \frac{\Delta I_{IN(MAX)}^2}{\Delta V_{CIN}^2}$$

We now have two values for  $C_{IN}$ . One for input high-frequency ripple-voltage control:

$$C_{IN(CER)} = \frac{V_{OUT} \times I_{OUT}}{\eta_{MAX} \times V_{IN(MIN)}} \times \frac{1}{\Delta V_{CIN}} \times \frac{(1 - D_{MAX})}{f_{SW}}$$

and a second for transient input voltage control:

$$C_{IN(ELE)} = L_{IN(STRAY)} \times \frac{\Delta I_{IN(MAX)}^2}{\Delta V_{CIN}^2}$$

If  $C_{IN(ELE)} > C_{IN(CER)}$ , both ceramic and electrolytic capacitors must be used at the input of the power supply and  $\Delta V_{CIN}$  should be limited to approximately 75mV to keep the AC current in the ESR of the electrolytic capacitor within acceptable limits. Otherwise,  $C_{IN(ELE)}$  is not required. In this case, the value of  $C_{IN(CER)}$  can be significantly reduced because there is no longer any requirement to limit  $\Delta V_{CIN}$  to less than 75mV. Based on the current design specification with  $L_{IN(STRAY)}$  approximated at 50nH:

$$C_{IN(CER)} \approx 16.3 \mu F$$

and:

$$C_{IN(FLF)} \approx 1 \mu F$$

Since  $C_{\text{IN}(\text{ELE})} < C_{\text{IN}(\text{CER})}$ , an electrolytic capacitor is not required. We can now recalculate  $C_{\text{IN}(\text{CER})}$  based on a  $\Delta V_{\text{CIN}}$  = 600mV:

Allowing for a capacitor tolerance of  $\pm 10\%$  and a further reduction of capacitance of 70% due to the DC bias effect (operating an 80V ceramic capacitor at 50V), the final nominal value of input capacitance required is:

$$C_{IN(CER)} = \frac{2\mu F}{90\% \times 25\%} \approx 8.8 \mu F$$

This is achieved using two  $4.7\mu$ F ceramic capacitors (Murata GRM32ER71K475KE14) in parallel. The AC current in each capacitor is:

$$\frac{I_{CIN(RMS)}}{2} \approx 0.23A_{RMS}$$

which is well within specification for the selected capacitor.

## Step 14: Calculate and Select the Output Capacitor

High-frequency ripple voltage requirements are also used to determine the value of the output capacitor in a flyback converter.

Figure 11 shows a simplified schematic of the secondary side of the flyback converter and the associated current waveforms.



Figure 11. Secondary-side circuit and currents.

In steady-state operation, the load draws a DC current from the secondary side of the flyback converter. By examining the secondary current waveforms, we see that  $C_O$  is supplying the full output current  $I_{OUT}$  to the load during the time interval from  $t_2$  to  $t_3$ . During this time interval, the voltage across  $C_O$  decreases. At time  $t_3$ ,  $Q_P$  has just turned off and the secondary rectifying diode DFR (or the secondary synchronous MOSFET  $Q_S$ ) starts to conduct supplying current to the load and to  $C_O$ . The charging and discharging of  $C_O$  leads to a high-frequency ripple voltage at the output according to the following expression:

$$I_{CO} = C_O \times \frac{\Delta V_{CO}}{\Delta t}$$

Again, as with the input capacitor, this is the ripple voltage arising from the amp-second product through the output capacitor.

By the capacitor charge balance law, the decrease in capacitor voltage during time  $t_2$  to  $t_3$  must equal the increase in capacitor voltage during time  $t_1$  to  $t_2$ . When the capacitor is discharging, we have:

$$I_{CO[t_2-t_3]} = C_O \times \frac{\Delta V_{CO}}{(t_3-t_2)} = I_{OUT}$$

Finally, since:

$$\frac{1}{(t_3 - t_2)} = \frac{f_{SW}}{\left(1 - D_{S(MAX)}\right)}$$

We have:

$$C_{O} = I_{OUT} \times \frac{1}{\Delta V_{CO}} \times \frac{\left(1 - D_{S(MAX)}\right)}{f_{SW}}$$

For maximum high-frequency ripple voltage requirement  $\Delta V_{CO}$ , we can now calculate the required minimum  $C_O$ .

As with the input capacitor, an additional high-frequency ripple voltage occurs at the output due to the output capacitor's ESR and can be minimized by choosing a capacitor with low ESR. Also, as with the input capacitor, there is high-frequency AC current flowing in C<sub>O</sub> as shown in the center waveform of Figure 11. The selected capacitor must be specified to tolerate this maximum RMS current,  $I_{CO(RMS)}$ . From the simplified schematic:

$$I_{LS} = I_{OUT} + I_{CO}$$

$$I_{CO(RMS)} = \sqrt{L_{LS(RMS)}^2 - I_{OUT(RMS)}^2}$$

where:

Therefore:

$$I_{OUT(RMS)} = I_{OUT}$$

and from Step 7:

$$I_{LS(RMS)} = \Delta I_{LS(MAX)} \times \sqrt{\frac{1 - D_{S(MAX)}}{3}}$$

| POWER<br>COMPONENT     | QTY                                                                           | DESCRIPTION                                                                                                                                                                                        |  |
|------------------------|-------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Flyback<br>Transformer | 1                                                                             | PRI. INDUCTANCE = 42µH<br>SEC-PRI TURNS RATIO = 0.25<br>PEAK. PRI CURRENT = 1.61A<br>PRI. RMS CURRENT = 0.53A<br>PEAK SEC. CURRENT = 6.1A<br>SEC. RMS CURRENT = 2.6A<br>SWITCHING FREQ. = 143.3kHz |  |
| Input<br>Capacitors    | 2                                                                             | CAPACITOR; SMT (1210);<br>CERAMIC CHIP<br>4.7μF; 80V; 10%; X7R<br>Murata GRM32ER71K475KE14                                                                                                         |  |
| Output<br>Capacitors   | 3                                                                             | CAPACITOR; SMT (1210);<br>CERAMIC CHIP<br>100µF; 6.3V; 20%; X5R<br>Murata GRM32ER60J107ME20                                                                                                        |  |
| Primary<br>MOSFET 1 Fa |                                                                               | MOSFET; NCH; I-(16A); V-(150V)<br>Fairchild FDMS86252                                                                                                                                              |  |
| Schottky<br>Diode      | Schottky<br>Diode1DIODE; RECT; PIV=50V; IF=10/<br>Diodes Inc. SBRT10U50SP5-13 |                                                                                                                                                                                                    |  |

SO:

$$I_{CO(RMS)} = \sqrt{\frac{1 - D_{S(MAX)}}{3} \times \Delta I_{LS(MAX)}^2 - I_{OUT}^2} \approx 2.25 A_{RMS}$$

If we allow for a capacitor tolerance of  $\pm 20\%$  and a further reduction of capacitance of 57% due to the DC bias effect (operating a 25V ceramic capacitor at 12V), our final nominal value is:

$$C_{O} = \frac{106.6\mu F}{80\% \times 40\%} \approx 333\mu F$$

We can achieve this by placing three 100 $\mu$ F ceramic capacitors (Murata GRM32ER71E226ME15) in parallel. The minimum output capacitance using the above combination is 103.2 $\mu$ F. The AC current in each capacitor is therefore:

$$\frac{I_{CO(RMS)}}{3} \approx 0.75 A_{RMS}$$

which is well within specification for the selected capacitor.

#### Step 15: Summarize the Power Component Design

A first pass at calculating the power components in the no-opto flyback converter using MAX17690 has been completed. Referring to the schematic, a summary of the power components is listed below:

#### Part II: Setting Up the MAX17690 No-Opto Flyback Controller

#### Step 16: Setting Up the Switching Frequency

The MAX17690 can operate at switching frequencies between 50kHz and 250kHz (subject to the considerations in Step 3). A lower switching frequency optimizes the design for efficiency, whereas increasing the switching frequency allows for smaller inductive and capacitive components sizes and costs. A switching frequency of 143.5kHz was chosen in Step 3. R9 sets the switching frequency according to the following expression:

$$R9 = \frac{5 \times 10^6}{f_{SW}} \approx 34.8 k\Omega$$

where R9 is in  $k\Omega$  and  $f_{SW}$  is in Hz.

#### Step 17: Setting Up the Soft-Start Time

The capacitor C6 connected between the SS pin and SGND programs the soft-start time. A precision internal 5µA current source charges the soft-start capacitor C6. During the soft-start time, the voltage at the SS pin is used as a reference for the internal error amplifier during startup. The soft-start feature reduces inrush current during startup. Since the reference voltage for the internal error amplifier is ramping up linearly, so too is the output voltage during soft-start. The soft-start capacitor is chosen based on the required soft-start time (20ms) as follows:

where C6 is in nF and  $t_{\rm SS}$  is in ms. A standard 47nF capacitor was chosen.

#### Step 18: Setting Up the UVLO and OVI Resistors

A resistor-divider network of R1, R3, and R2 from  $V_{IN}$  to SGND sets the input undervoltage lockout threshold and the output overvoltage inhibit threshold. The MAX17690 does not commence its startup operation until the voltage on the EN/UVLO pin (R3/R2 node) exceeds 1.215V (typical). When the voltage on the OVI pin (R1/R3 node) exceeds 1.215V (typical), the MAX17690 stops switching, thus inhibiting the output. Both pins have hysteresis built in to avoid unstable turn-on/turn-off at the UVLO/EN and OVI thresholds. After the device is enabled, if the voltage on the UVLO/EN pin drops below 1.1V (typical), the controller turns off; after the device is OVI inhibited, it turns back on when the voltage at the OVI pin drops below 1.1V (typical). Whenever the controller turns on, it goes through the softstart sequence. For the current design R1 =  $10k\Omega$ , R2 =  $481k\Omega$ , and R3 =  $11k\Omega$  give rise to an UVLO/EN threshold of 29V and an OVI threshold of 61V.

# Step 19: Placing Decoupling Capacitors on $\mathsf{V}_{\text{IN}}$ and $\mathsf{INTVCC}$

As previously discussed, the MAX17690 no-opto flyback controller compares the voltage  $V_{FLYBACK}$  to  $V_{IN}$ . This voltage difference is converted to a proportional current that flows in R5. The voltage across R5 is sampled and compared to an internal reference by the error amplifier. The output of the error amplifier is used to regulate the output voltage. The  $V_{IN}$  pin should be directly connected to the input voltage supply. For robust and accurate operation, a ceramic capacitor (C2 = 1µF) should be placed between  $V_{IN}$  and SGND as close as possible to the IC.

 $V_{IN}$  powers the MAX17690's internal low dropout regulator. The LDO's regulated output is connected to the INTVCC pin. A ceramic capacitor (C3 = 2.2µF min) should be connected between the INTVCC and PGND pins for stable operation over the full temperature range. Place this capacitor as close as possible to the IC.

#### Step 20: Setting Up the Feedback Components

 $R_{SET}$  (R5),  $R_{FB}$  (R4, R110),  $R_{RIN}$  (R8),  $R_{VCM}$  (R6), and  $R_{TC}$  (R105) are all critically important to achieving optimum output voltage regulation across all specified line, load and temperature ranges.

**R**<sub>SET</sub> **resistor (R5):** This resistor value is optimized based on the IC's internal voltage to current amplifier and should not be changed.

$$R5 = R_{SET} = 10k\Omega$$

**R**<sub>FB</sub> **resistor (R4, R110):** The feedback resistor is calculated according to the previous equation, restated below:

$$R_{FB} = \frac{R_{SET}}{n_{SP} \times V_{SET}} \times \left( V_{OUT} + V_{DFR} + V_{TC} \times \frac{\delta V_{DFR}}{\delta T} \times \frac{\delta T}{\delta V_{TC}} \right)$$
  

$$\approx 236.2 k\Omega$$

From the MAX17690 data sheet,  $V_{SET} = 1V$ . The two resistors R4 =  $182k\Omega$  and R110 =  $54.9k\Omega$  form R<sub>FB</sub>. Using one high value resistor and one low value resistor in series allows slight adjustment to the series resistance combination so that the output voltage can be fine-tuned to its required value, if necessary.

 $R_{RIN}$  resistor (R8): The internal temperature compensation circuitry requires a current proportional to  $V_{IN}$  to operate correctly.  $R_{RIN}$  establishes this current.  $R_{RIN}$  is calculated according to the following equation:

 $R_{\rm VCM}$  resistor (R6): The MAX17690 generates an internal voltage proportional to the on-time volt-second product. This enables the device to determine the correct sampling instant for  $V_{\rm FLYBACK}$  during the  $Q_{\rm P}$  off-time. Resistor R6 is used to scale this internal voltage to an acceptable internal voltage limit in the device. To calculate the resistor, we must first calculate a scaling constant as follows:

$$K_{C} = \frac{(1 - D_{MAX}) \times 10^{8}}{3 \times f_{SW}} = 158$$

After  $K_C$  is calculated, the R6 value can be selected from the following table by choosing the resistance value that corresponds to the next largest  $K_C$ :

| К <sub>С</sub> | R6    |
|----------------|-------|
| 640            | 0Ω    |
| 320            | 75kΩ  |
| 160            | 121kΩ |
| 80             | 220Ω  |
| 40             | Open  |

In the present case,  $R6 = 121k\Omega$ .

 $R_{TC}$  resistor (R105): The value of  $R_{TC}$  can then be calculated using the previous expression, restated by the following:

$$R_{TC} = -R_{FB} \times n_{SP} \times \frac{\delta T}{\delta V_{DFR}} \times \frac{\delta V_{TC}}{\delta T} \approx 54.9 \text{k}\Omega$$

This completes the setup of the MAX17690 no-opto flyback controller.

#### Part III: Closing the Control Loop

#### Step 21: Determine the Required Bandwidth

The bandwidth of the control loop determines how quickly the converter can respond to changes at its input and output. If we have a step change in output current, the voltage across the output capacitor decreases as shown in Figure 12.

The control loop detects this reduction in output voltage and increases the duty cycle of Q<sub>P</sub> to supply more current to the output capacitor. The amount of time required by the control loop to increase the duty cycle from its minimum value to its maximum value is the response time,  $\tau_{\text{RES}}$ , of the control loop. For the MAX17690 we have:

$$\tau_{\text{RES}} \approx \left\{ \frac{1}{3 \times f_{\text{C}}} + \frac{1}{f_{\text{SW}}} \right\}$$

where  $f_C$  is the bandwidth of the power converter. If we apply a switching load step of amplitude  $\Delta I_{STEP}$  at a frequency of  $(1/\tau_{RES})$  and a 50% duty cycle, then to limit

the output voltage deviation to  $\pm \Delta V_{OUT(STEP)}$  we must have a minimum output capacitance of:

$$C_{O(MIN)} = \frac{\Delta I_{OUT(STEP)} \times \left(\frac{\tau_{RES}}{2}\right)}{\Delta V_{OUT(STEP)}}$$

Combining the two previous equations, we have:

$$f_{C} = \frac{\frac{1}{3} \times f_{SW} \times \Delta I_{OUT(STEP)}}{2 \times f_{SW} \times C_{O(MIN)} \times \Delta V_{OUT(STEP)} - \Delta I_{OUT(STEP)}}$$

It is normal to specify  $\Delta V_{OUT(STEP)}$  for a load step from 50% to 100% of the maximum output current. We have already calculated  $C_{O(MIN)}$  = 103.2µF in Step 14,  $f_{SW}$  = 143.3kHz, so based on a 3% maximum  $\Delta V_{OUT(STEP)}$ :

#### Step 22: Calculate the Loop Compensation

The MAX17690 uses peak current-mode control and an internal transconductance error amplifier to compensate the control loop. The control loop is modeled, as shown in Figure 13, by a power modulator transfer function  $G_{MOD(s)}$ , an output-voltage feedback transfer function  $G_{FB(s)}$ , and an error amplifier transfer function  $G_{EA(s)}$ .



Figure 12. Output load step response.



Figure 13. Simplified model of control loop.

The power modulator has a pole located at  $f_{P(MOD)}$  determined by the impedance of the output capacitor  $C_{\rm O}$  and the load impedance  $R_L$ . It also has a zero at  $f_{Z(MOD)}$  determined by the impedance of  $C_{\rm O}$  and the ESR of  $C_{\rm O}$ . The DC gain of the power modulator is determined by the peak primary current  $\Delta I_{LP}$  and the current-sense resistor  $R_{CS}$ . So:

$$G_{\text{MOD(DC)}} = \frac{1}{\Delta I_{\text{LP}} \times R_{\text{CS}}}$$

 $f_{P(MOD)} = \frac{1}{2\pi \times C_{O} \times R_{I}} = \frac{I_{OUT}}{2\pi \times C_{O} \times V_{OUT}}$ 

and:

$$f_{Z(MOD)} = \frac{1}{2\pi \times C_{O} \times ESR_{CO}}$$

The output voltage feedback transfer function  $G_{FB(s)}$  is independent of frequency and has a DC gain determined by  $V_{\text{IN}},\,V_{FLYBACK}$ , and  $V_{\text{SET}}$  as follows:

$$G_{FB(DC)} = \frac{V_{SET}}{V_{FLYBACK} - V_{IN}} = \frac{V_{SET} \times n_{SP}}{V_{OUT} + V_{DFR}}$$

The MAX17690's transconductance error amplifier should be set up in a configuration to compensate for the pole at  $f_{P(MOD)}$  and the zero at  $f_{Z(MOD)}$  of the modulator. This can be achieved by Type II transconductance error amplifier compensation shown in Figure 14.

This type of compensation scheme has a low frequency pole at  $f_{\text{P-LF}(\text{EA})}$  due to the very large output resistance  $R_O~(30M\Omega$  -  $50M\Omega)$  of the operational transconductance amplifier (OTA). It has a zero at  $f_{Z(\text{EA})}$  determined by  $C_Z$  and  $R_Z$  of the compensation network, and it has an additional pole at  $f_{P(\text{EA})}$  determined by  $C_P$  and  $R_Z$  of the compensation network. So:

and:

$$f_{Z(EA)} = \frac{1}{2\pi \times C_Z \times R_Z}$$
$$f_{P(EA)} = \frac{1}{2\pi \times C_P \times R_Z}$$

 $f_{P-LF(EA)} = \frac{1}{2\pi \times C_7 \times (R_0 + R_7)}$ 



Figure 14. Type II compensation for OTA.

To achieve stable operation, we must ensure that:

$$f_{P(MOD)} \ll f_C < \frac{f_{SW}}{20}$$

Set the closed loop gain at  $f_C$  equal to 1:

$$G_{MOD(f_C)} \times G_{FB(f_C)} \times G_{EA(f_C)} = 1$$

Place the zero in the error amplifier network at the same frequency as the pole in the power modulator transfer function:

<sup>T</sup>Z(EA) = <sup>T</sup>P(MOD)  
$$\frac{1}{2\pi \times C_7 \times R_7} = \frac{I_{OUT}(MAX)}{2\pi \times C_0 \times V_{OUT}}$$

The frequency  $f_{Z(MOD)}$  at which the zero occurs in the power modulator transfer function depends on the ESR of C<sub>o</sub>. If ceramic capacitors are used for C<sub>o</sub>,  $f_{Z(MOD)}$  will generally be much higher than  $f_C$ . However, if the ESR of C<sub>o</sub> is large,  $f_{Z(MOD)}$  could be lower than  $f_C$ . This is a very important point since both the gain of the power modulator at  $f_C$ , and the gain of the error amplifier at  $f_C$  depend on whether  $f_{Z(MOD)}$  is greater than or less than  $f_C$ . This is illustrated in Figure 15.



Figure 15. Simplified gain plot.

By examining the gain plots in Figure 15, we see that for  $f_{Z(MOD)} > f_C$ :

$$G_{MOD(f_{C})} = G_{MOD(DC)} \times \left(\frac{f_{P(MOD)}}{f_{C}}\right)$$

$$G_{EA(f_C)} = g_{m(EA)} \times R_Z$$

and for  $f_{Z(MOD)} < f_C$ :

$$G_{\text{MOD}(f_{\text{C}})} = G_{\text{MOD}(\text{DC})} \times \left(\frac{f_{\text{P}(\text{MOD})}}{f_{\text{Z}(\text{MOD})}}\right)$$
$$G_{\text{EA}(f_{\text{C}})} = g_{\text{m}(\text{EA})} \times \left(\frac{f_{\text{Z}(\text{MOD})}}{f_{\text{C}}}\right) \times R_{\text{Z}}$$

For the current design, we have:

$$f_{P(MOD)} = \frac{I_{OUT}}{2\pi \times V_{OUT} \times C_{O}} \approx 432 \text{Hz}$$

and:

$$\label{eq:fzmod} \begin{split} f_{Z(MOD)} = & \frac{1}{2\pi \times ESR_{CO} \times C_{O}} \approx 4.627 MHz \\ \text{Since } f_{Z(MOD)} > f_{C} \end{split}$$

 $G_{MOD(f_{C})} = G_{MOD(DC)} \times \left(\frac{f_{P(MOD)}}{f_{C}}\right) = \frac{1}{\Delta I_{LP} \times R_{CS}} \times \left(\frac{f_{P(MOD)}}{f_{C}}\right)$ 

$$G_{EA(f_C)} = g_{m(EA)} \times R_Z$$

and since  $G_{FB}$  is independent of frequency, we have:

$$G_{FB(f_C)} = G_{FB(DC)} = \frac{V_{SET} \times n_{SP}}{V_{OUT} + V_{DFR}}$$

We can now set the closed-loop gain equal to 1 as follows:

$$G_{MOD(f_C)} \times G_{FB(DC)} \times G_{EA(f_C)} = 1$$

$$\frac{1}{\Delta I_{LP} \times R_{CS}} \times \left(\frac{f_{P(MOD)}}{f_{C}}\right) \times \frac{V_{SET} \times n_{SP}}{V_{OUT} + V_{DFR}} \times g_{m(EA)} \times R_{Z} = 1$$

Rearranging we can calculate:

$$R_{Z} = \frac{1}{g_{m(EA)}} \times \frac{(V_{OUT} + V_{DFR})}{V_{SET} \times n_{SP}} \times \left(\frac{f_{C}}{f_{P(MOD)}}\right) \times R_{CS} \times \Delta I_{LP}$$

Substituting  $\Delta I_{LP}$  from Step 12:

$$R_{Z} = \frac{1}{g_{m}(EA)} \times \frac{(V_{OUT} + V_{DFR})}{V_{SET} \times n_{SP}} \times \left(\frac{f_{C}}{f_{P}(MOD)}\right) \times R_{CS} \times \sqrt{\frac{2 \times V_{OUT} \times I_{OUT}}{\eta_{MAX} \times L_{P} \times f_{SW}}} = 16.5 k\Omega$$

Finally, we can calculate the remaining components,  $C_Z$  and  $C_P$ , in the error amplifier compensation network as follows:

$$C_{Z} = \frac{1}{2\pi \times f_{P(MOD)} \times R_{Z}} = 22nF$$

and:

$$C_{P} = \frac{1}{2\pi \times f_{Z(MOD)} \times R_{Z}} = 5pF$$

## **Design Resources**

Download the complete set of **Design Resources** including the schematics, bill of materials, PCB layout, and test files.

## **Revision History**

| REVISION | REVISION | DESCRIPTION     | PAGES   |
|----------|----------|-----------------|---------|
| NUMBER   | DATE     |                 | CHANGED |
| 0        | 8/18     | Initial release |         |



Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.

© 2018 Maxim Integrated Products, Inc. All rights reserved. Maxim Integrated and the Maxim Integrated logo are trademarks of Maxim Integrated Products, Inc., in the United States and other jurisdictions throughout the world. All other marks are the property of their respective owners.