MAX9323
ObsoleteOne-to-Four LVCMOS-to-LVPECL Output Clock and Data Driver
1:4, LVCMOS-to-LVPECL, Low-Skew, Low-Jitter, Output Clock and Data Driver Distributes One of Two Single-Ended LVCMOS Inputs to Four Differential LVPECL Outputs
Part Details
- 1.7psRMS Added Random Jitter
- 150ps (max) Part-to-Part Skew
- 11ps Output-to-Output Skew
- 450ps Propagation Delay
- Pin Compatible with ICS8535-01 20-Lead TSSOP
- Consumes Only 25mA (max) Supply Current (50% Less than ICS8535-01)
- Synchronous Output Enable/Disable
- Two Selectable LVCMOS Inputs
- 3.0V to 3.6V Supply Voltage Range
- -40°C to +85°C Operating Temperature Range
The MAX9323 low-skew, low-jitter, clock and data driver distributes one of two single-ended LVCMOS inputs to four differential LVPECL outputs. A single logic control signal (CLK_SEL) selects the input signal to distribute to all outputs. The device operates from 3.0V to 3.6V, making the device ideal for 3.3V systems, and consumes only 25mA (max) of supply current.
The MAX9323 features low 150ps part-to-part skew, low 11ps output-to-output skew, and low 1.7ps RMS jitter, making the device ideal for clock and data distribution across a backplane or board. All outputs are enabled and disabled synchronously with the clock input to prevent partial output clock pulses.
The MAX9323 is available in space-saving 20-pin TSSOP and ultra-small 20-pin 4mm x 4mm thin QFN packages and operates over the extended (-40°C to +85°C) temperature range. The MAX9323 is pin compatible with Integrated Circuit Systems' ICS8535-01.
Applications
- Central Office Backplane Clock Distribution
- Data and Clock Driver and Buffer
- DSLAM Backplane
- Hubs
- Low-Jitter Data Repeater
- Precision Clock Distribution
- Wireless Base Stations
Documentation
Data Sheet 1
Reliability Data 1
This is the most up-to-date revision of the Data Sheet.
Tools & Simulations
IBIS Model 1
Latest Discussions
No discussions on max9323 yet. Have something to say?
Start a Discussion on EngineerZone®