DS1010
10-Tap Silicon Delay Line
Part Details
- All-silicon timed delay circuit
- 10 equally spaced taps
- Delay tolerance ±2ns or 5%, whichever is greater
- Stable, precise delays; leading and trailing edge accuracy
- Low-power CMOS with TTL compatibility
- Vapor phase, IR, and wave-solderable
The DS1010 10-in-1 Silicon Delay Line reproduces an input logic state at the output after delays provided by 10 equally spaced taps. Delays range from 5ns to 500ns (see table), with a tolerance of ±2ns or 5% (whichever is greater) at room temperature.
By enabling precise timing adjustments, Dallas Silicon Delay Lines improve system performance. They provide an effective, economical solution to the designer working with the complex timing requirements of mismatched ASICs or other components, or with the strict timing tolerances of increasing system clock rates. Each delay line die is laser-optimized and molded into an auto-insertable DIP or space-saving SOIC package.
Documentation
Data Sheet 1
Reliability Data 1
Technical Articles 1
This is the most up-to-date revision of the Data Sheet.
Latest Discussions
No discussions on ds1010 yet. Have something to say?
Start a Discussion on EngineerZone®