AD9524

NOT RECOMMENDED FOR NEW DESIGNS

6 Output, Dual Loop Clock Generator

Part Models
2
1ku List Price
Starting From $7.38
Viewing:

Part Details

  • Output frequency: <1 MHz to 1 GHz
  • Start-up frequency accuracy: <±100 ppm (determined by VCXO reference accuracy)
  • Zero delay operation
    Input-to-output edge timing: <±150 ps
  • 6 outputs: configurable LVPECL, LVDS, HSTL, and LVCMOS
  • 6 dedicated output dividers with jitter-free adjustable delay
  • Adjustable delay: 63 resolution steps of ½ period of VCO output divider
  • Output-to-output skew: <±50 ps
  • Duty-cycle correction for odd divider settings
  • Automatic synchronization of all outputs on power-up
  • Nonvolatile EEPROM stores configuration settings
  • Please see data sheet for additional features
AD9524
6 Output, Dual Loop Clock Generator
AD9524 Functional Block Diagram AD9524 Pin Configuration
Add to myAnalog

Add product to the Products section of myAnalog (to receive notifications), to an existing project or to a new project.

Create New Project
Ask a Question

Documentation

Learn More
Add to myAnalog

Add product to the Products section of myAnalog (to receive notifications), to an existing project or to a new project.

Create New Project

Tools & Simulations

ADIsimCLK Design and Evaluation Software

ADIsimCLK is the design tool developed specifically for Analog Devices' range of ultra-low jitter clock distribution and clock generation products. Whether your application is in wireless infrastructure, instrumentation, networking, broadband, ATE or other areas demanding predictable clock performance, ADIsimCLK will enable you to rapidly develop, evaluate and optimize your design.

Open Tool

AD9524 IBIS Model 1


Evaluation Kits

EVAL-AD9524

AD9524 Evaluation Board

Features and Benefits

  • Simple power connection using USB connection and on-board LDO voltage regulators
  • LDOs are easily bypassed for power measurements
  • AC-coupled differential SMA connectors
  • SMA connectors for
    2 reference inputs
    2 PLL status outputs
    1 reference test input
    2 VCXO interface inputs/outputs
  • Microsoft Windows®–based evaluation software with simple graphical user interface
  • On-board PLL loop filter
  • Easy access to digital I/O and diagnostic signals via I/O header
  • Status LEDs for diagnostic signals
  • USB computer interface
  • Software calculator provides flexibility, allowing programming of almost any rational input/output frequency ratio

Product Details

The AD9523 and AD9524 are designed to operate in the same manner.


The AD9523 is defined to support the clock requirements for long-term evolution (LTE) and multicarrier GSM base station designs. It relies on an external VCXO to provide the reference jitter cleanup to achieve the restrictive phase noise requirements necessary for acceptable data converter SNR performance. 


The input receivers, oscillator, and zero delay receiver provide both single-ended and differential operation. When connected to a 30.72 MHz to 122.88 MHz reference clock and a VCXO of either 30.72 MHz to 122.88 MHz, the device generates low noise outputs from a range of 0.96 MHz to 983.04 MHz.

EVAL-AD9524
AD9524 Evaluation Board

Latest Discussions

Recently Viewed